xref: /OK3568_Linux_fs/kernel/arch/arm/include/asm/tlbflush.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  arch/arm/include/asm/tlbflush.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 1999-2003 Russell King
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef _ASMARM_TLBFLUSH_H
8*4882a593Smuzhiyun #define _ASMARM_TLBFLUSH_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __ASSEMBLY__
11*4882a593Smuzhiyun # include <linux/mm_types.h>
12*4882a593Smuzhiyun #endif
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifdef CONFIG_MMU
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/glue.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define TLB_V4_U_PAGE	(1 << 1)
19*4882a593Smuzhiyun #define TLB_V4_D_PAGE	(1 << 2)
20*4882a593Smuzhiyun #define TLB_V4_I_PAGE	(1 << 3)
21*4882a593Smuzhiyun #define TLB_V6_U_PAGE	(1 << 4)
22*4882a593Smuzhiyun #define TLB_V6_D_PAGE	(1 << 5)
23*4882a593Smuzhiyun #define TLB_V6_I_PAGE	(1 << 6)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define TLB_V4_U_FULL	(1 << 9)
26*4882a593Smuzhiyun #define TLB_V4_D_FULL	(1 << 10)
27*4882a593Smuzhiyun #define TLB_V4_I_FULL	(1 << 11)
28*4882a593Smuzhiyun #define TLB_V6_U_FULL	(1 << 12)
29*4882a593Smuzhiyun #define TLB_V6_D_FULL	(1 << 13)
30*4882a593Smuzhiyun #define TLB_V6_I_FULL	(1 << 14)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define TLB_V6_U_ASID	(1 << 16)
33*4882a593Smuzhiyun #define TLB_V6_D_ASID	(1 << 17)
34*4882a593Smuzhiyun #define TLB_V6_I_ASID	(1 << 18)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define TLB_V6_BP	(1 << 19)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Unified Inner Shareable TLB operations (ARMv7 MP extensions) */
39*4882a593Smuzhiyun #define TLB_V7_UIS_PAGE	(1 << 20)
40*4882a593Smuzhiyun #define TLB_V7_UIS_FULL (1 << 21)
41*4882a593Smuzhiyun #define TLB_V7_UIS_ASID (1 << 22)
42*4882a593Smuzhiyun #define TLB_V7_UIS_BP	(1 << 23)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define TLB_BARRIER	(1 << 28)
45*4882a593Smuzhiyun #define TLB_L2CLEAN_FR	(1 << 29)		/* Feroceon */
46*4882a593Smuzhiyun #define TLB_DCLEAN	(1 << 30)
47*4882a593Smuzhiyun #define TLB_WB		(1 << 31)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  *	MMU TLB Model
51*4882a593Smuzhiyun  *	=============
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  *	We have the following to choose from:
54*4882a593Smuzhiyun  *	  v4    - ARMv4 without write buffer
55*4882a593Smuzhiyun  *	  v4wb  - ARMv4 with write buffer without I TLB flush entry instruction
56*4882a593Smuzhiyun  *	  v4wbi - ARMv4 with write buffer with I TLB flush entry instruction
57*4882a593Smuzhiyun  *	  fr    - Feroceon (v4wbi with non-outer-cacheable page table walks)
58*4882a593Smuzhiyun  *	  fa    - Faraday (v4 with write buffer with UTLB)
59*4882a593Smuzhiyun  *	  v6wbi - ARMv6 with write buffer with I TLB flush entry instruction
60*4882a593Smuzhiyun  *	  v7wbi - identical to v6wbi
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun #undef _TLB
63*4882a593Smuzhiyun #undef MULTI_TLB
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifdef CONFIG_SMP_ON_UP
66*4882a593Smuzhiyun #define MULTI_TLB 1
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define v4_tlb_flags	(TLB_V4_U_FULL | TLB_V4_U_PAGE)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_V4WT
72*4882a593Smuzhiyun # define v4_possible_flags	v4_tlb_flags
73*4882a593Smuzhiyun # define v4_always_flags	v4_tlb_flags
74*4882a593Smuzhiyun # ifdef _TLB
75*4882a593Smuzhiyun #  define MULTI_TLB 1
76*4882a593Smuzhiyun # else
77*4882a593Smuzhiyun #  define _TLB v4
78*4882a593Smuzhiyun # endif
79*4882a593Smuzhiyun #else
80*4882a593Smuzhiyun # define v4_possible_flags	0
81*4882a593Smuzhiyun # define v4_always_flags	(-1UL)
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define fa_tlb_flags	(TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
85*4882a593Smuzhiyun 			 TLB_V4_U_FULL | TLB_V4_U_PAGE)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_FA
88*4882a593Smuzhiyun # define fa_possible_flags	fa_tlb_flags
89*4882a593Smuzhiyun # define fa_always_flags	fa_tlb_flags
90*4882a593Smuzhiyun # ifdef _TLB
91*4882a593Smuzhiyun #  define MULTI_TLB 1
92*4882a593Smuzhiyun # else
93*4882a593Smuzhiyun #  define _TLB fa
94*4882a593Smuzhiyun # endif
95*4882a593Smuzhiyun #else
96*4882a593Smuzhiyun # define fa_possible_flags	0
97*4882a593Smuzhiyun # define fa_always_flags	(-1UL)
98*4882a593Smuzhiyun #endif
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define v4wbi_tlb_flags	(TLB_WB | TLB_DCLEAN | \
101*4882a593Smuzhiyun 			 TLB_V4_I_FULL | TLB_V4_D_FULL | \
102*4882a593Smuzhiyun 			 TLB_V4_I_PAGE | TLB_V4_D_PAGE)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_V4WBI
105*4882a593Smuzhiyun # define v4wbi_possible_flags	v4wbi_tlb_flags
106*4882a593Smuzhiyun # define v4wbi_always_flags	v4wbi_tlb_flags
107*4882a593Smuzhiyun # ifdef _TLB
108*4882a593Smuzhiyun #  define MULTI_TLB 1
109*4882a593Smuzhiyun # else
110*4882a593Smuzhiyun #  define _TLB v4wbi
111*4882a593Smuzhiyun # endif
112*4882a593Smuzhiyun #else
113*4882a593Smuzhiyun # define v4wbi_possible_flags	0
114*4882a593Smuzhiyun # define v4wbi_always_flags	(-1UL)
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define fr_tlb_flags	(TLB_WB | TLB_DCLEAN | TLB_L2CLEAN_FR | \
118*4882a593Smuzhiyun 			 TLB_V4_I_FULL | TLB_V4_D_FULL | \
119*4882a593Smuzhiyun 			 TLB_V4_I_PAGE | TLB_V4_D_PAGE)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_FEROCEON
122*4882a593Smuzhiyun # define fr_possible_flags	fr_tlb_flags
123*4882a593Smuzhiyun # define fr_always_flags	fr_tlb_flags
124*4882a593Smuzhiyun # ifdef _TLB
125*4882a593Smuzhiyun #  define MULTI_TLB 1
126*4882a593Smuzhiyun # else
127*4882a593Smuzhiyun #  define _TLB v4wbi
128*4882a593Smuzhiyun # endif
129*4882a593Smuzhiyun #else
130*4882a593Smuzhiyun # define fr_possible_flags	0
131*4882a593Smuzhiyun # define fr_always_flags	(-1UL)
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define v4wb_tlb_flags	(TLB_WB | TLB_DCLEAN | \
135*4882a593Smuzhiyun 			 TLB_V4_I_FULL | TLB_V4_D_FULL | \
136*4882a593Smuzhiyun 			 TLB_V4_D_PAGE)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_V4WB
139*4882a593Smuzhiyun # define v4wb_possible_flags	v4wb_tlb_flags
140*4882a593Smuzhiyun # define v4wb_always_flags	v4wb_tlb_flags
141*4882a593Smuzhiyun # ifdef _TLB
142*4882a593Smuzhiyun #  define MULTI_TLB 1
143*4882a593Smuzhiyun # else
144*4882a593Smuzhiyun #  define _TLB v4wb
145*4882a593Smuzhiyun # endif
146*4882a593Smuzhiyun #else
147*4882a593Smuzhiyun # define v4wb_possible_flags	0
148*4882a593Smuzhiyun # define v4wb_always_flags	(-1UL)
149*4882a593Smuzhiyun #endif
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define v6wbi_tlb_flags (TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
152*4882a593Smuzhiyun 			 TLB_V6_I_FULL | TLB_V6_D_FULL | \
153*4882a593Smuzhiyun 			 TLB_V6_I_PAGE | TLB_V6_D_PAGE | \
154*4882a593Smuzhiyun 			 TLB_V6_I_ASID | TLB_V6_D_ASID | \
155*4882a593Smuzhiyun 			 TLB_V6_BP)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_V6
158*4882a593Smuzhiyun # define v6wbi_possible_flags	v6wbi_tlb_flags
159*4882a593Smuzhiyun # define v6wbi_always_flags	v6wbi_tlb_flags
160*4882a593Smuzhiyun # ifdef _TLB
161*4882a593Smuzhiyun #  define MULTI_TLB 1
162*4882a593Smuzhiyun # else
163*4882a593Smuzhiyun #  define _TLB v6wbi
164*4882a593Smuzhiyun # endif
165*4882a593Smuzhiyun #else
166*4882a593Smuzhiyun # define v6wbi_possible_flags	0
167*4882a593Smuzhiyun # define v6wbi_always_flags	(-1UL)
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define v7wbi_tlb_flags_smp	(TLB_WB | TLB_BARRIER | \
171*4882a593Smuzhiyun 				 TLB_V7_UIS_FULL | TLB_V7_UIS_PAGE | \
172*4882a593Smuzhiyun 				 TLB_V7_UIS_ASID | TLB_V7_UIS_BP)
173*4882a593Smuzhiyun #define v7wbi_tlb_flags_up	(TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
174*4882a593Smuzhiyun 				 TLB_V6_U_FULL | TLB_V6_U_PAGE | \
175*4882a593Smuzhiyun 				 TLB_V6_U_ASID | TLB_V6_BP)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #ifdef CONFIG_CPU_TLB_V7
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun # ifdef CONFIG_SMP_ON_UP
180*4882a593Smuzhiyun #  define v7wbi_possible_flags	(v7wbi_tlb_flags_smp | v7wbi_tlb_flags_up)
181*4882a593Smuzhiyun #  define v7wbi_always_flags	(v7wbi_tlb_flags_smp & v7wbi_tlb_flags_up)
182*4882a593Smuzhiyun # elif defined(CONFIG_SMP)
183*4882a593Smuzhiyun #  define v7wbi_possible_flags	v7wbi_tlb_flags_smp
184*4882a593Smuzhiyun #  define v7wbi_always_flags	v7wbi_tlb_flags_smp
185*4882a593Smuzhiyun # else
186*4882a593Smuzhiyun #  define v7wbi_possible_flags	v7wbi_tlb_flags_up
187*4882a593Smuzhiyun #  define v7wbi_always_flags	v7wbi_tlb_flags_up
188*4882a593Smuzhiyun # endif
189*4882a593Smuzhiyun # ifdef _TLB
190*4882a593Smuzhiyun #  define MULTI_TLB 1
191*4882a593Smuzhiyun # else
192*4882a593Smuzhiyun #  define _TLB v7wbi
193*4882a593Smuzhiyun # endif
194*4882a593Smuzhiyun #else
195*4882a593Smuzhiyun # define v7wbi_possible_flags	0
196*4882a593Smuzhiyun # define v7wbi_always_flags	(-1UL)
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #ifndef _TLB
200*4882a593Smuzhiyun #error Unknown TLB model
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #ifndef __ASSEMBLY__
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #include <linux/sched.h>
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun struct cpu_tlb_fns {
208*4882a593Smuzhiyun 	void (*flush_user_range)(unsigned long, unsigned long, struct vm_area_struct *);
209*4882a593Smuzhiyun 	void (*flush_kern_range)(unsigned long, unsigned long);
210*4882a593Smuzhiyun 	unsigned long tlb_flags;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun  * Select the calling method
215*4882a593Smuzhiyun  */
216*4882a593Smuzhiyun #ifdef MULTI_TLB
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define __cpu_flush_user_tlb_range	cpu_tlb.flush_user_range
219*4882a593Smuzhiyun #define __cpu_flush_kern_tlb_range	cpu_tlb.flush_kern_range
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #else
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define __cpu_flush_user_tlb_range	__glue(_TLB,_flush_user_tlb_range)
224*4882a593Smuzhiyun #define __cpu_flush_kern_tlb_range	__glue(_TLB,_flush_kern_tlb_range)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun extern void __cpu_flush_user_tlb_range(unsigned long, unsigned long, struct vm_area_struct *);
227*4882a593Smuzhiyun extern void __cpu_flush_kern_tlb_range(unsigned long, unsigned long);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun extern struct cpu_tlb_fns cpu_tlb;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define __cpu_tlb_flags			cpu_tlb.tlb_flags
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  *	TLB Management
237*4882a593Smuzhiyun  *	==============
238*4882a593Smuzhiyun  *
239*4882a593Smuzhiyun  *	The arch/arm/mm/tlb-*.S files implement these methods.
240*4882a593Smuzhiyun  *
241*4882a593Smuzhiyun  *	The TLB specific code is expected to perform whatever tests it
242*4882a593Smuzhiyun  *	needs to determine if it should invalidate the TLB for each
243*4882a593Smuzhiyun  *	call.  Start addresses are inclusive and end addresses are
244*4882a593Smuzhiyun  *	exclusive; it is safe to round these addresses down.
245*4882a593Smuzhiyun  *
246*4882a593Smuzhiyun  *	flush_tlb_all()
247*4882a593Smuzhiyun  *
248*4882a593Smuzhiyun  *		Invalidate the entire TLB.
249*4882a593Smuzhiyun  *
250*4882a593Smuzhiyun  *	flush_tlb_mm(mm)
251*4882a593Smuzhiyun  *
252*4882a593Smuzhiyun  *		Invalidate all TLB entries in a particular address
253*4882a593Smuzhiyun  *		space.
254*4882a593Smuzhiyun  *		- mm	- mm_struct describing address space
255*4882a593Smuzhiyun  *
256*4882a593Smuzhiyun  *	flush_tlb_range(mm,start,end)
257*4882a593Smuzhiyun  *
258*4882a593Smuzhiyun  *		Invalidate a range of TLB entries in the specified
259*4882a593Smuzhiyun  *		address space.
260*4882a593Smuzhiyun  *		- mm	- mm_struct describing address space
261*4882a593Smuzhiyun  *		- start - start address (may not be aligned)
262*4882a593Smuzhiyun  *		- end	- end address (exclusive, may not be aligned)
263*4882a593Smuzhiyun  *
264*4882a593Smuzhiyun  *	flush_tlb_page(vaddr,vma)
265*4882a593Smuzhiyun  *
266*4882a593Smuzhiyun  *		Invalidate the specified page in the specified address range.
267*4882a593Smuzhiyun  *		- vaddr - virtual address (may not be aligned)
268*4882a593Smuzhiyun  *		- vma	- vma_struct describing address range
269*4882a593Smuzhiyun  *
270*4882a593Smuzhiyun  *	flush_kern_tlb_page(kaddr)
271*4882a593Smuzhiyun  *
272*4882a593Smuzhiyun  *		Invalidate the TLB entry for the specified page.  The address
273*4882a593Smuzhiyun  *		will be in the kernels virtual memory space.  Current uses
274*4882a593Smuzhiyun  *		only require the D-TLB to be invalidated.
275*4882a593Smuzhiyun  *		- kaddr - Kernel virtual memory address
276*4882a593Smuzhiyun  */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun  * We optimise the code below by:
280*4882a593Smuzhiyun  *  - building a set of TLB flags that might be set in __cpu_tlb_flags
281*4882a593Smuzhiyun  *  - building a set of TLB flags that will always be set in __cpu_tlb_flags
282*4882a593Smuzhiyun  *  - if we're going to need __cpu_tlb_flags, access it once and only once
283*4882a593Smuzhiyun  *
284*4882a593Smuzhiyun  * This allows us to build optimal assembly for the single-CPU type case,
285*4882a593Smuzhiyun  * and as close to optimal given the compiler constrants for multi-CPU
286*4882a593Smuzhiyun  * case.  We could do better for the multi-CPU case if the compiler
287*4882a593Smuzhiyun  * implemented the "%?" method, but this has been discontinued due to too
288*4882a593Smuzhiyun  * many people getting it wrong.
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun #define possible_tlb_flags	(v4_possible_flags | \
291*4882a593Smuzhiyun 				 v4wbi_possible_flags | \
292*4882a593Smuzhiyun 				 fr_possible_flags | \
293*4882a593Smuzhiyun 				 v4wb_possible_flags | \
294*4882a593Smuzhiyun 				 fa_possible_flags | \
295*4882a593Smuzhiyun 				 v6wbi_possible_flags | \
296*4882a593Smuzhiyun 				 v7wbi_possible_flags)
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define always_tlb_flags	(v4_always_flags & \
299*4882a593Smuzhiyun 				 v4wbi_always_flags & \
300*4882a593Smuzhiyun 				 fr_always_flags & \
301*4882a593Smuzhiyun 				 v4wb_always_flags & \
302*4882a593Smuzhiyun 				 fa_always_flags & \
303*4882a593Smuzhiyun 				 v6wbi_always_flags & \
304*4882a593Smuzhiyun 				 v7wbi_always_flags)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define tlb_flag(f)	((always_tlb_flags & (f)) || (__tlb_flag & possible_tlb_flags & (f)))
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define __tlb_op(f, insnarg, arg)					\
309*4882a593Smuzhiyun 	do {								\
310*4882a593Smuzhiyun 		if (always_tlb_flags & (f))				\
311*4882a593Smuzhiyun 			asm("mcr " insnarg				\
312*4882a593Smuzhiyun 			    : : "r" (arg) : "cc");			\
313*4882a593Smuzhiyun 		else if (possible_tlb_flags & (f))			\
314*4882a593Smuzhiyun 			asm("tst %1, %2\n\t"				\
315*4882a593Smuzhiyun 			    "mcrne " insnarg				\
316*4882a593Smuzhiyun 			    : : "r" (arg), "r" (__tlb_flag), "Ir" (f)	\
317*4882a593Smuzhiyun 			    : "cc");					\
318*4882a593Smuzhiyun 	} while (0)
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #define tlb_op(f, regs, arg)	__tlb_op(f, "p15, 0, %0, " regs, arg)
321*4882a593Smuzhiyun #define tlb_l2_op(f, regs, arg)	__tlb_op(f, "p15, 1, %0, " regs, arg)
322*4882a593Smuzhiyun 
__local_flush_tlb_all(void)323*4882a593Smuzhiyun static inline void __local_flush_tlb_all(void)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	const int zero = 0;
326*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	tlb_op(TLB_V4_U_FULL | TLB_V6_U_FULL, "c8, c7, 0", zero);
329*4882a593Smuzhiyun 	tlb_op(TLB_V4_D_FULL | TLB_V6_D_FULL, "c8, c6, 0", zero);
330*4882a593Smuzhiyun 	tlb_op(TLB_V4_I_FULL | TLB_V6_I_FULL, "c8, c5, 0", zero);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
local_flush_tlb_all(void)333*4882a593Smuzhiyun static inline void local_flush_tlb_all(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	const int zero = 0;
336*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
339*4882a593Smuzhiyun 		dsb(nshst);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	__local_flush_tlb_all();
342*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_FULL, "c8, c7, 0", zero);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER)) {
345*4882a593Smuzhiyun 		dsb(nsh);
346*4882a593Smuzhiyun 		isb();
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun 
__flush_tlb_all(void)350*4882a593Smuzhiyun static inline void __flush_tlb_all(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	const int zero = 0;
353*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
356*4882a593Smuzhiyun 		dsb(ishst);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	__local_flush_tlb_all();
359*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_FULL, "c8, c3, 0", zero);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER)) {
362*4882a593Smuzhiyun 		dsb(ish);
363*4882a593Smuzhiyun 		isb();
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
__local_flush_tlb_mm(struct mm_struct * mm)367*4882a593Smuzhiyun static inline void __local_flush_tlb_mm(struct mm_struct *mm)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	const int zero = 0;
370*4882a593Smuzhiyun 	const int asid = ASID(mm);
371*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (possible_tlb_flags & (TLB_V4_U_FULL|TLB_V4_D_FULL|TLB_V4_I_FULL)) {
374*4882a593Smuzhiyun 		if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(mm))) {
375*4882a593Smuzhiyun 			tlb_op(TLB_V4_U_FULL, "c8, c7, 0", zero);
376*4882a593Smuzhiyun 			tlb_op(TLB_V4_D_FULL, "c8, c6, 0", zero);
377*4882a593Smuzhiyun 			tlb_op(TLB_V4_I_FULL, "c8, c5, 0", zero);
378*4882a593Smuzhiyun 		}
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	tlb_op(TLB_V6_U_ASID, "c8, c7, 2", asid);
382*4882a593Smuzhiyun 	tlb_op(TLB_V6_D_ASID, "c8, c6, 2", asid);
383*4882a593Smuzhiyun 	tlb_op(TLB_V6_I_ASID, "c8, c5, 2", asid);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
local_flush_tlb_mm(struct mm_struct * mm)386*4882a593Smuzhiyun static inline void local_flush_tlb_mm(struct mm_struct *mm)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	const int asid = ASID(mm);
389*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
392*4882a593Smuzhiyun 		dsb(nshst);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	__local_flush_tlb_mm(mm);
395*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_ASID, "c8, c7, 2", asid);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER))
398*4882a593Smuzhiyun 		dsb(nsh);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
__flush_tlb_mm(struct mm_struct * mm)401*4882a593Smuzhiyun static inline void __flush_tlb_mm(struct mm_struct *mm)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
406*4882a593Smuzhiyun 		dsb(ishst);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	__local_flush_tlb_mm(mm);
409*4882a593Smuzhiyun #ifdef CONFIG_ARM_ERRATA_720789
410*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_ASID, "c8, c3, 0", 0);
411*4882a593Smuzhiyun #else
412*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_ASID, "c8, c3, 2", ASID(mm));
413*4882a593Smuzhiyun #endif
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER))
416*4882a593Smuzhiyun 		dsb(ish);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static inline void
__local_flush_tlb_page(struct vm_area_struct * vma,unsigned long uaddr)420*4882a593Smuzhiyun __local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	const int zero = 0;
423*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	uaddr = (uaddr & PAGE_MASK) | ASID(vma->vm_mm);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (possible_tlb_flags & (TLB_V4_U_PAGE|TLB_V4_D_PAGE|TLB_V4_I_PAGE|TLB_V4_I_FULL) &&
428*4882a593Smuzhiyun 	    cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
429*4882a593Smuzhiyun 		tlb_op(TLB_V4_U_PAGE, "c8, c7, 1", uaddr);
430*4882a593Smuzhiyun 		tlb_op(TLB_V4_D_PAGE, "c8, c6, 1", uaddr);
431*4882a593Smuzhiyun 		tlb_op(TLB_V4_I_PAGE, "c8, c5, 1", uaddr);
432*4882a593Smuzhiyun 		if (!tlb_flag(TLB_V4_I_PAGE) && tlb_flag(TLB_V4_I_FULL))
433*4882a593Smuzhiyun 			asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	tlb_op(TLB_V6_U_PAGE, "c8, c7, 1", uaddr);
437*4882a593Smuzhiyun 	tlb_op(TLB_V6_D_PAGE, "c8, c6, 1", uaddr);
438*4882a593Smuzhiyun 	tlb_op(TLB_V6_I_PAGE, "c8, c5, 1", uaddr);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static inline void
local_flush_tlb_page(struct vm_area_struct * vma,unsigned long uaddr)442*4882a593Smuzhiyun local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	uaddr = (uaddr & PAGE_MASK) | ASID(vma->vm_mm);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
449*4882a593Smuzhiyun 		dsb(nshst);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	__local_flush_tlb_page(vma, uaddr);
452*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_PAGE, "c8, c7, 1", uaddr);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER))
455*4882a593Smuzhiyun 		dsb(nsh);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static inline void
__flush_tlb_page(struct vm_area_struct * vma,unsigned long uaddr)459*4882a593Smuzhiyun __flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	uaddr = (uaddr & PAGE_MASK) | ASID(vma->vm_mm);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
466*4882a593Smuzhiyun 		dsb(ishst);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	__local_flush_tlb_page(vma, uaddr);
469*4882a593Smuzhiyun #ifdef CONFIG_ARM_ERRATA_720789
470*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 3", uaddr & PAGE_MASK);
471*4882a593Smuzhiyun #else
472*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 1", uaddr);
473*4882a593Smuzhiyun #endif
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER))
476*4882a593Smuzhiyun 		dsb(ish);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
__local_flush_tlb_kernel_page(unsigned long kaddr)479*4882a593Smuzhiyun static inline void __local_flush_tlb_kernel_page(unsigned long kaddr)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	const int zero = 0;
482*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	tlb_op(TLB_V4_U_PAGE, "c8, c7, 1", kaddr);
485*4882a593Smuzhiyun 	tlb_op(TLB_V4_D_PAGE, "c8, c6, 1", kaddr);
486*4882a593Smuzhiyun 	tlb_op(TLB_V4_I_PAGE, "c8, c5, 1", kaddr);
487*4882a593Smuzhiyun 	if (!tlb_flag(TLB_V4_I_PAGE) && tlb_flag(TLB_V4_I_FULL))
488*4882a593Smuzhiyun 		asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	tlb_op(TLB_V6_U_PAGE, "c8, c7, 1", kaddr);
491*4882a593Smuzhiyun 	tlb_op(TLB_V6_D_PAGE, "c8, c6, 1", kaddr);
492*4882a593Smuzhiyun 	tlb_op(TLB_V6_I_PAGE, "c8, c5, 1", kaddr);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
local_flush_tlb_kernel_page(unsigned long kaddr)495*4882a593Smuzhiyun static inline void local_flush_tlb_kernel_page(unsigned long kaddr)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	kaddr &= PAGE_MASK;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
502*4882a593Smuzhiyun 		dsb(nshst);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	__local_flush_tlb_kernel_page(kaddr);
505*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_PAGE, "c8, c7, 1", kaddr);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER)) {
508*4882a593Smuzhiyun 		dsb(nsh);
509*4882a593Smuzhiyun 		isb();
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
__flush_tlb_kernel_page(unsigned long kaddr)513*4882a593Smuzhiyun static inline void __flush_tlb_kernel_page(unsigned long kaddr)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	kaddr &= PAGE_MASK;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
520*4882a593Smuzhiyun 		dsb(ishst);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	__local_flush_tlb_kernel_page(kaddr);
523*4882a593Smuzhiyun 	tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 1", kaddr);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (tlb_flag(TLB_BARRIER)) {
526*4882a593Smuzhiyun 		dsb(ish);
527*4882a593Smuzhiyun 		isb();
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun  * Branch predictor maintenance is paired with full TLB invalidation, so
533*4882a593Smuzhiyun  * there is no need for any barriers here.
534*4882a593Smuzhiyun  */
__local_flush_bp_all(void)535*4882a593Smuzhiyun static inline void __local_flush_bp_all(void)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	const int zero = 0;
538*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (tlb_flag(TLB_V6_BP))
541*4882a593Smuzhiyun 		asm("mcr p15, 0, %0, c7, c5, 6" : : "r" (zero));
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
local_flush_bp_all(void)544*4882a593Smuzhiyun static inline void local_flush_bp_all(void)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	const int zero = 0;
547*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	__local_flush_bp_all();
550*4882a593Smuzhiyun 	if (tlb_flag(TLB_V7_UIS_BP))
551*4882a593Smuzhiyun 		asm("mcr p15, 0, %0, c7, c5, 6" : : "r" (zero));
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
__flush_bp_all(void)554*4882a593Smuzhiyun static inline void __flush_bp_all(void)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	const int zero = 0;
557*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	__local_flush_bp_all();
560*4882a593Smuzhiyun 	if (tlb_flag(TLB_V7_UIS_BP))
561*4882a593Smuzhiyun 		asm("mcr p15, 0, %0, c7, c1, 6" : : "r" (zero));
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun  *	flush_pmd_entry
566*4882a593Smuzhiyun  *
567*4882a593Smuzhiyun  *	Flush a PMD entry (word aligned, or double-word aligned) to
568*4882a593Smuzhiyun  *	RAM if the TLB for the CPU we are running on requires this.
569*4882a593Smuzhiyun  *	This is typically used when we are creating PMD entries.
570*4882a593Smuzhiyun  *
571*4882a593Smuzhiyun  *	clean_pmd_entry
572*4882a593Smuzhiyun  *
573*4882a593Smuzhiyun  *	Clean (but don't drain the write buffer) if the CPU requires
574*4882a593Smuzhiyun  *	these operations.  This is typically used when we are removing
575*4882a593Smuzhiyun  *	PMD entries.
576*4882a593Smuzhiyun  */
flush_pmd_entry(void * pmd)577*4882a593Smuzhiyun static inline void flush_pmd_entry(void *pmd)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	tlb_op(TLB_DCLEAN, "c7, c10, 1	@ flush_pmd", pmd);
582*4882a593Smuzhiyun 	tlb_l2_op(TLB_L2CLEAN_FR, "c15, c9, 1  @ L2 flush_pmd", pmd);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (tlb_flag(TLB_WB))
585*4882a593Smuzhiyun 		dsb(ishst);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
clean_pmd_entry(void * pmd)588*4882a593Smuzhiyun static inline void clean_pmd_entry(void *pmd)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	const unsigned int __tlb_flag = __cpu_tlb_flags;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	tlb_op(TLB_DCLEAN, "c7, c10, 1	@ flush_pmd", pmd);
593*4882a593Smuzhiyun 	tlb_l2_op(TLB_L2CLEAN_FR, "c15, c9, 1  @ L2 flush_pmd", pmd);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #undef tlb_op
597*4882a593Smuzhiyun #undef tlb_flag
598*4882a593Smuzhiyun #undef always_tlb_flags
599*4882a593Smuzhiyun #undef possible_tlb_flags
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun  * Convert calls to our calling convention.
603*4882a593Smuzhiyun  */
604*4882a593Smuzhiyun #define local_flush_tlb_range(vma,start,end)	__cpu_flush_user_tlb_range(start,end,vma)
605*4882a593Smuzhiyun #define local_flush_tlb_kernel_range(s,e)	__cpu_flush_kern_tlb_range(s,e)
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #ifndef CONFIG_SMP
608*4882a593Smuzhiyun #define flush_tlb_all		local_flush_tlb_all
609*4882a593Smuzhiyun #define flush_tlb_mm		local_flush_tlb_mm
610*4882a593Smuzhiyun #define flush_tlb_page		local_flush_tlb_page
611*4882a593Smuzhiyun #define flush_tlb_kernel_page	local_flush_tlb_kernel_page
612*4882a593Smuzhiyun #define flush_tlb_range		local_flush_tlb_range
613*4882a593Smuzhiyun #define flush_tlb_kernel_range	local_flush_tlb_kernel_range
614*4882a593Smuzhiyun #define flush_bp_all		local_flush_bp_all
615*4882a593Smuzhiyun #else
616*4882a593Smuzhiyun extern void flush_tlb_all(void);
617*4882a593Smuzhiyun extern void flush_tlb_mm(struct mm_struct *mm);
618*4882a593Smuzhiyun extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr);
619*4882a593Smuzhiyun extern void flush_tlb_kernel_page(unsigned long kaddr);
620*4882a593Smuzhiyun extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
621*4882a593Smuzhiyun extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
622*4882a593Smuzhiyun extern void flush_bp_all(void);
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun /*
626*4882a593Smuzhiyun  * If PG_dcache_clean is not set for the page, we need to ensure that any
627*4882a593Smuzhiyun  * cache entries for the kernels virtual memory range are written
628*4882a593Smuzhiyun  * back to the page. On ARMv6 and later, the cache coherency is handled via
629*4882a593Smuzhiyun  * the set_pte_at() function.
630*4882a593Smuzhiyun  */
631*4882a593Smuzhiyun #if __LINUX_ARM_ARCH__ < 6
632*4882a593Smuzhiyun extern void update_mmu_cache(struct vm_area_struct *vma, unsigned long addr,
633*4882a593Smuzhiyun 	pte_t *ptep);
634*4882a593Smuzhiyun #else
update_mmu_cache(struct vm_area_struct * vma,unsigned long addr,pte_t * ptep)635*4882a593Smuzhiyun static inline void update_mmu_cache(struct vm_area_struct *vma,
636*4882a593Smuzhiyun 				    unsigned long addr, pte_t *ptep)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun #endif
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun #endif
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun #elif defined(CONFIG_SMP)	/* !CONFIG_MMU */
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun #ifndef __ASSEMBLY__
local_flush_tlb_all(void)648*4882a593Smuzhiyun static inline void local_flush_tlb_all(void)									{ }
local_flush_tlb_mm(struct mm_struct * mm)649*4882a593Smuzhiyun static inline void local_flush_tlb_mm(struct mm_struct *mm)							{ }
local_flush_tlb_page(struct vm_area_struct * vma,unsigned long uaddr)650*4882a593Smuzhiyun static inline void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)			{ }
local_flush_tlb_kernel_page(unsigned long kaddr)651*4882a593Smuzhiyun static inline void local_flush_tlb_kernel_page(unsigned long kaddr)						{ }
local_flush_tlb_range(struct vm_area_struct * vma,unsigned long start,unsigned long end)652*4882a593Smuzhiyun static inline void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)	{ }
local_flush_tlb_kernel_range(unsigned long start,unsigned long end)653*4882a593Smuzhiyun static inline void local_flush_tlb_kernel_range(unsigned long start, unsigned long end)				{ }
local_flush_bp_all(void)654*4882a593Smuzhiyun static inline void local_flush_bp_all(void)									{ }
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun extern void flush_tlb_all(void);
657*4882a593Smuzhiyun extern void flush_tlb_mm(struct mm_struct *mm);
658*4882a593Smuzhiyun extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr);
659*4882a593Smuzhiyun extern void flush_tlb_kernel_page(unsigned long kaddr);
660*4882a593Smuzhiyun extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
661*4882a593Smuzhiyun extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
662*4882a593Smuzhiyun extern void flush_bp_all(void);
663*4882a593Smuzhiyun #endif	/* __ASSEMBLY__ */
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun #endif
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun #ifndef __ASSEMBLY__
668*4882a593Smuzhiyun #ifdef CONFIG_ARM_ERRATA_798181
669*4882a593Smuzhiyun extern void erratum_a15_798181_init(void);
670*4882a593Smuzhiyun #else
erratum_a15_798181_init(void)671*4882a593Smuzhiyun static inline void erratum_a15_798181_init(void) {}
672*4882a593Smuzhiyun #endif
673*4882a593Smuzhiyun extern bool (*erratum_a15_798181_handler)(void);
674*4882a593Smuzhiyun 
erratum_a15_798181(void)675*4882a593Smuzhiyun static inline bool erratum_a15_798181(void)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	if (unlikely(IS_ENABLED(CONFIG_ARM_ERRATA_798181) &&
678*4882a593Smuzhiyun 		erratum_a15_798181_handler))
679*4882a593Smuzhiyun 		return erratum_a15_798181_handler();
680*4882a593Smuzhiyun 	return false;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun #endif
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun #endif
685