xref: /OK3568_Linux_fs/kernel/arch/arm/include/asm/hardware/sa1111.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm/include/asm/hardware/sa1111.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2000 John G Dorsey <john+@cs.cmu.edu>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file contains definitions for the SA-1111 Companion Chip.
8*4882a593Smuzhiyun  * (Structure and naming borrowed from SA-1101.h, by Peter Danielsson.)
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Macro that calculates real address for registers in the SA-1111
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef _ASM_ARCH_SA1111
14*4882a593Smuzhiyun #define _ASM_ARCH_SA1111
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <mach/bitfield.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * Don't ask the (SAC) DMA engines to move less than this amount.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define SA1111_SAC_DMA_MIN_XFER	(0x800)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * System Bus Interface (SBI)
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Registers
28*4882a593Smuzhiyun  *    SKCR	Control Register
29*4882a593Smuzhiyun  *    SMCR	Shared Memory Controller Register
30*4882a593Smuzhiyun  *    SKID	ID Register
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define SA1111_SKCR	0x0000
33*4882a593Smuzhiyun #define SA1111_SMCR	0x0004
34*4882a593Smuzhiyun #define SA1111_SKID	0x0008
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define SKCR_PLL_BYPASS	(1<<0)
37*4882a593Smuzhiyun #define SKCR_RCLKEN	(1<<1)
38*4882a593Smuzhiyun #define SKCR_SLEEP	(1<<2)
39*4882a593Smuzhiyun #define SKCR_DOZE	(1<<3)
40*4882a593Smuzhiyun #define SKCR_VCO_OFF	(1<<4)
41*4882a593Smuzhiyun #define SKCR_SCANTSTEN	(1<<5)
42*4882a593Smuzhiyun #define SKCR_CLKTSTEN	(1<<6)
43*4882a593Smuzhiyun #define SKCR_RDYEN	(1<<7)
44*4882a593Smuzhiyun #define SKCR_SELAC	(1<<8)
45*4882a593Smuzhiyun #define SKCR_OPPC	(1<<9)
46*4882a593Smuzhiyun #define SKCR_PLLTSTEN	(1<<10)
47*4882a593Smuzhiyun #define SKCR_USBIOTSTEN	(1<<11)
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * Don't believe the specs!  Take them, throw them outside.  Leave them
50*4882a593Smuzhiyun  * there for a week.  Spit on them.  Walk on them.  Stamp on them.
51*4882a593Smuzhiyun  * Pour gasoline over them and finally burn them.  Now think about coding.
52*4882a593Smuzhiyun  *  - The October 1999 errata (278260-007) says its bit 13, 1 to enable.
53*4882a593Smuzhiyun  *  - The Feb 2001 errata (278260-010) says that the previous errata
54*4882a593Smuzhiyun  *    (278260-009) is wrong, and its bit actually 12, fixed in spec
55*4882a593Smuzhiyun  *    278242-003.
56*4882a593Smuzhiyun  *  - The SA1111 manual (278242) says bit 12, but 0 to enable.
57*4882a593Smuzhiyun  *  - Reality is bit 13, 1 to enable.
58*4882a593Smuzhiyun  *      -- rmk
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun #define SKCR_OE_EN	(1<<13)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define SMCR_DTIM	(1<<0)
63*4882a593Smuzhiyun #define SMCR_MBGE	(1<<1)
64*4882a593Smuzhiyun #define SMCR_DRAC_0	(1<<2)
65*4882a593Smuzhiyun #define SMCR_DRAC_1	(1<<3)
66*4882a593Smuzhiyun #define SMCR_DRAC_2	(1<<4)
67*4882a593Smuzhiyun #define SMCR_DRAC	Fld(3, 2)
68*4882a593Smuzhiyun #define SMCR_CLAT	(1<<5)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define SKID_SIREV_MASK	(0x000000f0)
71*4882a593Smuzhiyun #define SKID_MTREV_MASK (0x0000000f)
72*4882a593Smuzhiyun #define SKID_ID_MASK	(0xffffff00)
73*4882a593Smuzhiyun #define SKID_SA1111_ID	(0x690cc200)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * System Controller
77*4882a593Smuzhiyun  *
78*4882a593Smuzhiyun  * Registers
79*4882a593Smuzhiyun  *    SKPCR	Power Control Register
80*4882a593Smuzhiyun  *    SKCDR	Clock Divider Register
81*4882a593Smuzhiyun  *    SKAUD	Audio Clock Divider Register
82*4882a593Smuzhiyun  *    SKPMC	PS/2 Mouse Clock Divider Register
83*4882a593Smuzhiyun  *    SKPTC	PS/2 Track Pad Clock Divider Register
84*4882a593Smuzhiyun  *    SKPEN0	PWM0 Enable Register
85*4882a593Smuzhiyun  *    SKPWM0	PWM0 Clock Register
86*4882a593Smuzhiyun  *    SKPEN1	PWM1 Enable Register
87*4882a593Smuzhiyun  *    SKPWM1	PWM1 Clock Register
88*4882a593Smuzhiyun  */
89*4882a593Smuzhiyun #define SA1111_SKPCR	0x0200
90*4882a593Smuzhiyun #define SA1111_SKCDR	0x0204
91*4882a593Smuzhiyun #define SA1111_SKAUD	0x0208
92*4882a593Smuzhiyun #define SA1111_SKPMC	0x020c
93*4882a593Smuzhiyun #define SA1111_SKPTC	0x0210
94*4882a593Smuzhiyun #define SA1111_SKPEN0	0x0214
95*4882a593Smuzhiyun #define SA1111_SKPWM0	0x0218
96*4882a593Smuzhiyun #define SA1111_SKPEN1	0x021c
97*4882a593Smuzhiyun #define SA1111_SKPWM1	0x0220
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SKPCR_UCLKEN	(1<<0)
100*4882a593Smuzhiyun #define SKPCR_ACCLKEN	(1<<1)
101*4882a593Smuzhiyun #define SKPCR_I2SCLKEN	(1<<2)
102*4882a593Smuzhiyun #define SKPCR_L3CLKEN	(1<<3)
103*4882a593Smuzhiyun #define SKPCR_SCLKEN	(1<<4)
104*4882a593Smuzhiyun #define SKPCR_PMCLKEN	(1<<5)
105*4882a593Smuzhiyun #define SKPCR_PTCLKEN	(1<<6)
106*4882a593Smuzhiyun #define SKPCR_DCLKEN	(1<<7)
107*4882a593Smuzhiyun #define SKPCR_PWMCLKEN	(1<<8)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* USB Host controller */
110*4882a593Smuzhiyun #define SA1111_USB		0x0400
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Serial Audio Controller
114*4882a593Smuzhiyun  *
115*4882a593Smuzhiyun  * Registers
116*4882a593Smuzhiyun  *    SACR0             Serial Audio Common Control Register
117*4882a593Smuzhiyun  *    SACR1             Serial Audio Alternate Mode (I2C/MSB) Control Register
118*4882a593Smuzhiyun  *    SACR2             Serial Audio AC-link Control Register
119*4882a593Smuzhiyun  *    SASR0             Serial Audio I2S/MSB Interface & FIFO Status Register
120*4882a593Smuzhiyun  *    SASR1             Serial Audio AC-link Interface & FIFO Status Register
121*4882a593Smuzhiyun  *    SASCR             Serial Audio Status Clear Register
122*4882a593Smuzhiyun  *    L3_CAR            L3 Control Bus Address Register
123*4882a593Smuzhiyun  *    L3_CDR            L3 Control Bus Data Register
124*4882a593Smuzhiyun  *    ACCAR             AC-link Command Address Register
125*4882a593Smuzhiyun  *    ACCDR             AC-link Command Data Register
126*4882a593Smuzhiyun  *    ACSAR             AC-link Status Address Register
127*4882a593Smuzhiyun  *    ACSDR             AC-link Status Data Register
128*4882a593Smuzhiyun  *    SADTCS            Serial Audio DMA Transmit Control/Status Register
129*4882a593Smuzhiyun  *    SADTSA            Serial Audio DMA Transmit Buffer Start Address A
130*4882a593Smuzhiyun  *    SADTCA            Serial Audio DMA Transmit Buffer Count Register A
131*4882a593Smuzhiyun  *    SADTSB            Serial Audio DMA Transmit Buffer Start Address B
132*4882a593Smuzhiyun  *    SADTCB            Serial Audio DMA Transmit Buffer Count Register B
133*4882a593Smuzhiyun  *    SADRCS            Serial Audio DMA Receive Control/Status Register
134*4882a593Smuzhiyun  *    SADRSA            Serial Audio DMA Receive Buffer Start Address A
135*4882a593Smuzhiyun  *    SADRCA            Serial Audio DMA Receive Buffer Count Register A
136*4882a593Smuzhiyun  *    SADRSB            Serial Audio DMA Receive Buffer Start Address B
137*4882a593Smuzhiyun  *    SADRCB            Serial Audio DMA Receive Buffer Count Register B
138*4882a593Smuzhiyun  *    SAITR             Serial Audio Interrupt Test Register
139*4882a593Smuzhiyun  *    SADR              Serial Audio Data Register (16 x 32-bit)
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define SA1111_SERAUDIO		0x0600
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  * These are offsets from the above base.
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun #define SA1111_SACR0		0x00
148*4882a593Smuzhiyun #define SA1111_SACR1		0x04
149*4882a593Smuzhiyun #define SA1111_SACR2		0x08
150*4882a593Smuzhiyun #define SA1111_SASR0		0x0c
151*4882a593Smuzhiyun #define SA1111_SASR1		0x10
152*4882a593Smuzhiyun #define SA1111_SASCR		0x18
153*4882a593Smuzhiyun #define SA1111_L3_CAR		0x1c
154*4882a593Smuzhiyun #define SA1111_L3_CDR		0x20
155*4882a593Smuzhiyun #define SA1111_ACCAR		0x24
156*4882a593Smuzhiyun #define SA1111_ACCDR		0x28
157*4882a593Smuzhiyun #define SA1111_ACSAR		0x2c
158*4882a593Smuzhiyun #define SA1111_ACSDR		0x30
159*4882a593Smuzhiyun #define SA1111_SADTCS		0x34
160*4882a593Smuzhiyun #define SA1111_SADTSA		0x38
161*4882a593Smuzhiyun #define SA1111_SADTCA		0x3c
162*4882a593Smuzhiyun #define SA1111_SADTSB		0x40
163*4882a593Smuzhiyun #define SA1111_SADTCB		0x44
164*4882a593Smuzhiyun #define SA1111_SADRCS		0x48
165*4882a593Smuzhiyun #define SA1111_SADRSA		0x4c
166*4882a593Smuzhiyun #define SA1111_SADRCA		0x50
167*4882a593Smuzhiyun #define SA1111_SADRSB		0x54
168*4882a593Smuzhiyun #define SA1111_SADRCB		0x58
169*4882a593Smuzhiyun #define SA1111_SAITR		0x5c
170*4882a593Smuzhiyun #define SA1111_SADR		0x80
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #ifndef CONFIG_ARCH_PXA
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define SACR0_ENB	(1<<0)
175*4882a593Smuzhiyun #define SACR0_BCKD	(1<<2)
176*4882a593Smuzhiyun #define SACR0_RST	(1<<3)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define SACR1_AMSL	(1<<0)
179*4882a593Smuzhiyun #define SACR1_L3EN	(1<<1)
180*4882a593Smuzhiyun #define SACR1_L3MB	(1<<2)
181*4882a593Smuzhiyun #define SACR1_DREC	(1<<3)
182*4882a593Smuzhiyun #define SACR1_DRPL	(1<<4)
183*4882a593Smuzhiyun #define SACR1_ENLBF	(1<<5)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define SACR2_TS3V	(1<<0)
186*4882a593Smuzhiyun #define SACR2_TS4V	(1<<1)
187*4882a593Smuzhiyun #define SACR2_WKUP	(1<<2)
188*4882a593Smuzhiyun #define SACR2_DREC	(1<<3)
189*4882a593Smuzhiyun #define SACR2_DRPL	(1<<4)
190*4882a593Smuzhiyun #define SACR2_ENLBF	(1<<5)
191*4882a593Smuzhiyun #define SACR2_RESET	(1<<6)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define SASR0_TNF	(1<<0)
194*4882a593Smuzhiyun #define SASR0_RNE	(1<<1)
195*4882a593Smuzhiyun #define SASR0_BSY	(1<<2)
196*4882a593Smuzhiyun #define SASR0_TFS	(1<<3)
197*4882a593Smuzhiyun #define SASR0_RFS	(1<<4)
198*4882a593Smuzhiyun #define SASR0_TUR	(1<<5)
199*4882a593Smuzhiyun #define SASR0_ROR	(1<<6)
200*4882a593Smuzhiyun #define SASR0_L3WD	(1<<16)
201*4882a593Smuzhiyun #define SASR0_L3RD	(1<<17)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define SASR1_TNF	(1<<0)
204*4882a593Smuzhiyun #define SASR1_RNE	(1<<1)
205*4882a593Smuzhiyun #define SASR1_BSY	(1<<2)
206*4882a593Smuzhiyun #define SASR1_TFS	(1<<3)
207*4882a593Smuzhiyun #define SASR1_RFS	(1<<4)
208*4882a593Smuzhiyun #define SASR1_TUR	(1<<5)
209*4882a593Smuzhiyun #define SASR1_ROR	(1<<6)
210*4882a593Smuzhiyun #define SASR1_CADT	(1<<16)
211*4882a593Smuzhiyun #define SASR1_SADR	(1<<17)
212*4882a593Smuzhiyun #define SASR1_RSTO	(1<<18)
213*4882a593Smuzhiyun #define SASR1_CLPM	(1<<19)
214*4882a593Smuzhiyun #define SASR1_CRDY	(1<<20)
215*4882a593Smuzhiyun #define SASR1_RS3V	(1<<21)
216*4882a593Smuzhiyun #define SASR1_RS4V	(1<<22)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define SASCR_TUR	(1<<5)
219*4882a593Smuzhiyun #define SASCR_ROR	(1<<6)
220*4882a593Smuzhiyun #define SASCR_DTS	(1<<16)
221*4882a593Smuzhiyun #define SASCR_RDD	(1<<17)
222*4882a593Smuzhiyun #define SASCR_STO	(1<<18)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define SADTCS_TDEN	(1<<0)
225*4882a593Smuzhiyun #define SADTCS_TDIE	(1<<1)
226*4882a593Smuzhiyun #define SADTCS_TDBDA	(1<<3)
227*4882a593Smuzhiyun #define SADTCS_TDSTA	(1<<4)
228*4882a593Smuzhiyun #define SADTCS_TDBDB	(1<<5)
229*4882a593Smuzhiyun #define SADTCS_TDSTB	(1<<6)
230*4882a593Smuzhiyun #define SADTCS_TBIU	(1<<7)
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define SADRCS_RDEN	(1<<0)
233*4882a593Smuzhiyun #define SADRCS_RDIE	(1<<1)
234*4882a593Smuzhiyun #define SADRCS_RDBDA	(1<<3)
235*4882a593Smuzhiyun #define SADRCS_RDSTA	(1<<4)
236*4882a593Smuzhiyun #define SADRCS_RDBDB	(1<<5)
237*4882a593Smuzhiyun #define SADRCS_RDSTB	(1<<6)
238*4882a593Smuzhiyun #define SADRCS_RBIU	(1<<7)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define SAD_CS_DEN	(1<<0)
241*4882a593Smuzhiyun #define SAD_CS_DIE	(1<<1)	/* Not functional on metal 1 */
242*4882a593Smuzhiyun #define SAD_CS_DBDA	(1<<3)	/* Not functional on metal 1 */
243*4882a593Smuzhiyun #define SAD_CS_DSTA	(1<<4)
244*4882a593Smuzhiyun #define SAD_CS_DBDB	(1<<5)	/* Not functional on metal 1 */
245*4882a593Smuzhiyun #define SAD_CS_DSTB	(1<<6)
246*4882a593Smuzhiyun #define SAD_CS_BIU	(1<<7)	/* Not functional on metal 1 */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define SAITR_TFS	(1<<0)
249*4882a593Smuzhiyun #define SAITR_RFS	(1<<1)
250*4882a593Smuzhiyun #define SAITR_TUR	(1<<2)
251*4882a593Smuzhiyun #define SAITR_ROR	(1<<3)
252*4882a593Smuzhiyun #define SAITR_CADT	(1<<4)
253*4882a593Smuzhiyun #define SAITR_SADR	(1<<5)
254*4882a593Smuzhiyun #define SAITR_RSTO	(1<<6)
255*4882a593Smuzhiyun #define SAITR_TDBDA	(1<<8)
256*4882a593Smuzhiyun #define SAITR_TDBDB	(1<<9)
257*4882a593Smuzhiyun #define SAITR_RDBDA	(1<<10)
258*4882a593Smuzhiyun #define SAITR_RDBDB	(1<<11)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #endif  /* !CONFIG_ARCH_PXA */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /*
263*4882a593Smuzhiyun  * General-Purpose I/O Interface
264*4882a593Smuzhiyun  *
265*4882a593Smuzhiyun  * Registers
266*4882a593Smuzhiyun  *    PA_DDR		GPIO Block A Data Direction
267*4882a593Smuzhiyun  *    PA_DRR/PA_DWR	GPIO Block A Data Value Register (read/write)
268*4882a593Smuzhiyun  *    PA_SDR		GPIO Block A Sleep Direction
269*4882a593Smuzhiyun  *    PA_SSR		GPIO Block A Sleep State
270*4882a593Smuzhiyun  *    PB_DDR		GPIO Block B Data Direction
271*4882a593Smuzhiyun  *    PB_DRR/PB_DWR	GPIO Block B Data Value Register (read/write)
272*4882a593Smuzhiyun  *    PB_SDR		GPIO Block B Sleep Direction
273*4882a593Smuzhiyun  *    PB_SSR		GPIO Block B Sleep State
274*4882a593Smuzhiyun  *    PC_DDR		GPIO Block C Data Direction
275*4882a593Smuzhiyun  *    PC_DRR/PC_DWR	GPIO Block C Data Value Register (read/write)
276*4882a593Smuzhiyun  *    PC_SDR		GPIO Block C Sleep Direction
277*4882a593Smuzhiyun  *    PC_SSR		GPIO Block C Sleep State
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define SA1111_GPIO	0x1000
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define SA1111_GPIO_PADDR	(0x000)
283*4882a593Smuzhiyun #define SA1111_GPIO_PADRR	(0x004)
284*4882a593Smuzhiyun #define SA1111_GPIO_PADWR	(0x004)
285*4882a593Smuzhiyun #define SA1111_GPIO_PASDR	(0x008)
286*4882a593Smuzhiyun #define SA1111_GPIO_PASSR	(0x00c)
287*4882a593Smuzhiyun #define SA1111_GPIO_PBDDR	(0x010)
288*4882a593Smuzhiyun #define SA1111_GPIO_PBDRR	(0x014)
289*4882a593Smuzhiyun #define SA1111_GPIO_PBDWR	(0x014)
290*4882a593Smuzhiyun #define SA1111_GPIO_PBSDR	(0x018)
291*4882a593Smuzhiyun #define SA1111_GPIO_PBSSR	(0x01c)
292*4882a593Smuzhiyun #define SA1111_GPIO_PCDDR	(0x020)
293*4882a593Smuzhiyun #define SA1111_GPIO_PCDRR	(0x024)
294*4882a593Smuzhiyun #define SA1111_GPIO_PCDWR	(0x024)
295*4882a593Smuzhiyun #define SA1111_GPIO_PCSDR	(0x028)
296*4882a593Smuzhiyun #define SA1111_GPIO_PCSSR	(0x02c)
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define GPIO_A0		(1 << 0)
299*4882a593Smuzhiyun #define GPIO_A1		(1 << 1)
300*4882a593Smuzhiyun #define GPIO_A2		(1 << 2)
301*4882a593Smuzhiyun #define GPIO_A3		(1 << 3)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define GPIO_B0		(1 << 8)
304*4882a593Smuzhiyun #define GPIO_B1		(1 << 9)
305*4882a593Smuzhiyun #define GPIO_B2		(1 << 10)
306*4882a593Smuzhiyun #define GPIO_B3		(1 << 11)
307*4882a593Smuzhiyun #define GPIO_B4		(1 << 12)
308*4882a593Smuzhiyun #define GPIO_B5		(1 << 13)
309*4882a593Smuzhiyun #define GPIO_B6		(1 << 14)
310*4882a593Smuzhiyun #define GPIO_B7		(1 << 15)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define GPIO_C0		(1 << 16)
313*4882a593Smuzhiyun #define GPIO_C1		(1 << 17)
314*4882a593Smuzhiyun #define GPIO_C2		(1 << 18)
315*4882a593Smuzhiyun #define GPIO_C3		(1 << 19)
316*4882a593Smuzhiyun #define GPIO_C4		(1 << 20)
317*4882a593Smuzhiyun #define GPIO_C5		(1 << 21)
318*4882a593Smuzhiyun #define GPIO_C6		(1 << 22)
319*4882a593Smuzhiyun #define GPIO_C7		(1 << 23)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /*
322*4882a593Smuzhiyun  * Interrupt Controller
323*4882a593Smuzhiyun  *
324*4882a593Smuzhiyun  * Registers
325*4882a593Smuzhiyun  *    INTTEST0		Test register 0
326*4882a593Smuzhiyun  *    INTTEST1		Test register 1
327*4882a593Smuzhiyun  *    INTEN0		Interrupt Enable register 0
328*4882a593Smuzhiyun  *    INTEN1		Interrupt Enable register 1
329*4882a593Smuzhiyun  *    INTPOL0		Interrupt Polarity selection 0
330*4882a593Smuzhiyun  *    INTPOL1		Interrupt Polarity selection 1
331*4882a593Smuzhiyun  *    INTTSTSEL		Interrupt source selection
332*4882a593Smuzhiyun  *    INTSTATCLR0	Interrupt Status/Clear 0
333*4882a593Smuzhiyun  *    INTSTATCLR1	Interrupt Status/Clear 1
334*4882a593Smuzhiyun  *    INTSET0		Interrupt source set 0
335*4882a593Smuzhiyun  *    INTSET1		Interrupt source set 1
336*4882a593Smuzhiyun  *    WAKE_EN0		Wake-up source enable 0
337*4882a593Smuzhiyun  *    WAKE_EN1		Wake-up source enable 1
338*4882a593Smuzhiyun  *    WAKE_POL0		Wake-up polarity selection 0
339*4882a593Smuzhiyun  *    WAKE_POL1		Wake-up polarity selection 1
340*4882a593Smuzhiyun  */
341*4882a593Smuzhiyun #define SA1111_INTC		0x1600
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun  * These are offsets from the above base.
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun #define SA1111_INTTEST0		0x0000
347*4882a593Smuzhiyun #define SA1111_INTTEST1		0x0004
348*4882a593Smuzhiyun #define SA1111_INTEN0		0x0008
349*4882a593Smuzhiyun #define SA1111_INTEN1		0x000c
350*4882a593Smuzhiyun #define SA1111_INTPOL0		0x0010
351*4882a593Smuzhiyun #define SA1111_INTPOL1		0x0014
352*4882a593Smuzhiyun #define SA1111_INTTSTSEL	0x0018
353*4882a593Smuzhiyun #define SA1111_INTSTATCLR0	0x001c
354*4882a593Smuzhiyun #define SA1111_INTSTATCLR1	0x0020
355*4882a593Smuzhiyun #define SA1111_INTSET0		0x0024
356*4882a593Smuzhiyun #define SA1111_INTSET1		0x0028
357*4882a593Smuzhiyun #define SA1111_WAKEEN0		0x002c
358*4882a593Smuzhiyun #define SA1111_WAKEEN1		0x0030
359*4882a593Smuzhiyun #define SA1111_WAKEPOL0		0x0034
360*4882a593Smuzhiyun #define SA1111_WAKEPOL1		0x0038
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* PS/2 Trackpad and Mouse Interfaces */
363*4882a593Smuzhiyun #define SA1111_KBD		0x0a00
364*4882a593Smuzhiyun #define SA1111_MSE		0x0c00
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* PCMCIA Interface */
367*4882a593Smuzhiyun #define SA1111_PCMCIA		0x1600
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun extern struct bus_type sa1111_bus_type;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define SA1111_DEVID_SBI	(1 << 0)
376*4882a593Smuzhiyun #define SA1111_DEVID_SK		(1 << 1)
377*4882a593Smuzhiyun #define SA1111_DEVID_USB	(1 << 2)
378*4882a593Smuzhiyun #define SA1111_DEVID_SAC	(1 << 3)
379*4882a593Smuzhiyun #define SA1111_DEVID_SSP	(1 << 4)
380*4882a593Smuzhiyun #define SA1111_DEVID_PS2	(3 << 5)
381*4882a593Smuzhiyun #define SA1111_DEVID_PS2_KBD	(1 << 5)
382*4882a593Smuzhiyun #define SA1111_DEVID_PS2_MSE	(1 << 6)
383*4882a593Smuzhiyun #define SA1111_DEVID_GPIO	(1 << 7)
384*4882a593Smuzhiyun #define SA1111_DEVID_INT	(1 << 8)
385*4882a593Smuzhiyun #define SA1111_DEVID_PCMCIA	(1 << 9)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun struct sa1111_dev {
388*4882a593Smuzhiyun 	struct device	dev;
389*4882a593Smuzhiyun 	unsigned int	devid;
390*4882a593Smuzhiyun 	struct resource	res;
391*4882a593Smuzhiyun 	void __iomem	*mapbase;
392*4882a593Smuzhiyun 	unsigned int	skpcr_mask;
393*4882a593Smuzhiyun 	unsigned int	hwirq[6];
394*4882a593Smuzhiyun 	u64		dma_mask;
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define to_sa1111_device(x)	container_of(x, struct sa1111_dev, dev)
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #define sa1111_get_drvdata(d)	dev_get_drvdata(&(d)->dev)
400*4882a593Smuzhiyun #define sa1111_set_drvdata(d,p)	dev_set_drvdata(&(d)->dev, p)
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun struct sa1111_driver {
403*4882a593Smuzhiyun 	struct device_driver	drv;
404*4882a593Smuzhiyun 	unsigned int		devid;
405*4882a593Smuzhiyun 	int (*probe)(struct sa1111_dev *);
406*4882a593Smuzhiyun 	int (*remove)(struct sa1111_dev *);
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define SA1111_DRV(_d)	container_of((_d), struct sa1111_driver, drv)
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #define SA1111_DRIVER_NAME(_sadev) ((_sadev)->dev.driver->name)
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun  * These frob the SKPCR register, and call platform specific
415*4882a593Smuzhiyun  * enable/disable functions.
416*4882a593Smuzhiyun  */
417*4882a593Smuzhiyun int sa1111_enable_device(struct sa1111_dev *);
418*4882a593Smuzhiyun void sa1111_disable_device(struct sa1111_dev *);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun int sa1111_get_irq(struct sa1111_dev *, unsigned num);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun unsigned int sa1111_pll_clock(struct sa1111_dev *);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define SA1111_AUDIO_ACLINK	0
425*4882a593Smuzhiyun #define SA1111_AUDIO_I2S	1
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode);
428*4882a593Smuzhiyun int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate);
429*4882a593Smuzhiyun int sa1111_get_audio_rate(struct sa1111_dev *sadev);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun int sa1111_check_dma_bug(dma_addr_t addr);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun int sa1111_driver_register(struct sa1111_driver *);
434*4882a593Smuzhiyun void sa1111_driver_unregister(struct sa1111_driver *);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun struct sa1111_platform_data {
437*4882a593Smuzhiyun 	int	irq_base;	/* base for cascaded on-chip IRQs */
438*4882a593Smuzhiyun 	unsigned disable_devs;
439*4882a593Smuzhiyun 	void	*data;
440*4882a593Smuzhiyun 	int	(*enable)(void *, unsigned);
441*4882a593Smuzhiyun 	void	(*disable)(void *, unsigned);
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #endif  /* _ASM_ARCH_SA1111 */
445