xref: /OK3568_Linux_fs/kernel/arch/arm/include/asm/hardware/cache-l2x0.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm/include/asm/hardware/cache-l2x0.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 ARM Limited
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __ASM_ARM_HARDWARE_L2X0_H
9*4882a593Smuzhiyun #define __ASM_ARM_HARDWARE_L2X0_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define L2X0_CACHE_ID			0x000
14*4882a593Smuzhiyun #define L2X0_CACHE_TYPE			0x004
15*4882a593Smuzhiyun #define L2X0_CTRL			0x100
16*4882a593Smuzhiyun #define L2X0_AUX_CTRL			0x104
17*4882a593Smuzhiyun #define L310_TAG_LATENCY_CTRL		0x108
18*4882a593Smuzhiyun #define L310_DATA_LATENCY_CTRL		0x10C
19*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CTRL		0x200
20*4882a593Smuzhiyun #define L2X0_EVENT_CNT1_CFG		0x204
21*4882a593Smuzhiyun #define L2X0_EVENT_CNT0_CFG		0x208
22*4882a593Smuzhiyun #define L2X0_EVENT_CNT1_VAL		0x20C
23*4882a593Smuzhiyun #define L2X0_EVENT_CNT0_VAL		0x210
24*4882a593Smuzhiyun #define L2X0_INTR_MASK			0x214
25*4882a593Smuzhiyun #define L2X0_MASKED_INTR_STAT		0x218
26*4882a593Smuzhiyun #define L2X0_RAW_INTR_STAT		0x21C
27*4882a593Smuzhiyun #define L2X0_INTR_CLEAR			0x220
28*4882a593Smuzhiyun #define L2X0_CACHE_SYNC			0x730
29*4882a593Smuzhiyun #define L2X0_DUMMY_REG			0x740
30*4882a593Smuzhiyun #define L2X0_INV_LINE_PA		0x770
31*4882a593Smuzhiyun #define L2X0_INV_WAY			0x77C
32*4882a593Smuzhiyun #define L2X0_CLEAN_LINE_PA		0x7B0
33*4882a593Smuzhiyun #define L2X0_CLEAN_LINE_IDX		0x7B8
34*4882a593Smuzhiyun #define L2X0_CLEAN_WAY			0x7BC
35*4882a593Smuzhiyun #define L2X0_CLEAN_INV_LINE_PA		0x7F0
36*4882a593Smuzhiyun #define L2X0_CLEAN_INV_LINE_IDX		0x7F8
37*4882a593Smuzhiyun #define L2X0_CLEAN_INV_WAY		0x7FC
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * The lockdown registers repeat 8 times for L310, the L210 has only one
40*4882a593Smuzhiyun  * D and one I lockdown register at 0x0900 and 0x0904.
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun #define L2X0_LOCKDOWN_WAY_D_BASE	0x900
43*4882a593Smuzhiyun #define L2X0_LOCKDOWN_WAY_I_BASE	0x904
44*4882a593Smuzhiyun #define L2X0_LOCKDOWN_STRIDE		0x08
45*4882a593Smuzhiyun #define L310_ADDR_FILTER_START		0xC00
46*4882a593Smuzhiyun #define L310_ADDR_FILTER_END		0xC04
47*4882a593Smuzhiyun #define L2X0_TEST_OPERATION		0xF00
48*4882a593Smuzhiyun #define L2X0_LINE_DATA			0xF10
49*4882a593Smuzhiyun #define L2X0_LINE_TAG			0xF30
50*4882a593Smuzhiyun #define L2X0_DEBUG_CTRL			0xF40
51*4882a593Smuzhiyun #define L310_PREFETCH_CTRL		0xF60
52*4882a593Smuzhiyun #define L310_POWER_CTRL			0xF80
53*4882a593Smuzhiyun #define   L310_DYNAMIC_CLK_GATING_EN	(1 << 1)
54*4882a593Smuzhiyun #define   L310_STNDBY_MODE_EN		(1 << 0)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Registers shifts and masks */
57*4882a593Smuzhiyun #define L2X0_CACHE_ID_PART_MASK		(0xf << 6)
58*4882a593Smuzhiyun #define L2X0_CACHE_ID_PART_L210		(1 << 6)
59*4882a593Smuzhiyun #define L2X0_CACHE_ID_PART_L220		(2 << 6)
60*4882a593Smuzhiyun #define L2X0_CACHE_ID_PART_L310		(3 << 6)
61*4882a593Smuzhiyun #define L2X0_CACHE_ID_RTL_MASK          0x3f
62*4882a593Smuzhiyun #define L210_CACHE_ID_RTL_R0P2_02	0x00
63*4882a593Smuzhiyun #define L210_CACHE_ID_RTL_R0P1		0x01
64*4882a593Smuzhiyun #define L210_CACHE_ID_RTL_R0P2_01	0x02
65*4882a593Smuzhiyun #define L210_CACHE_ID_RTL_R0P3		0x03
66*4882a593Smuzhiyun #define L210_CACHE_ID_RTL_R0P4		0x0b
67*4882a593Smuzhiyun #define L210_CACHE_ID_RTL_R0P5		0x0f
68*4882a593Smuzhiyun #define L220_CACHE_ID_RTL_R1P7_01REL0	0x06
69*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R0P0		0x00
70*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R1P0		0x02
71*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R2P0		0x04
72*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R3P0		0x05
73*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R3P1		0x06
74*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R3P1_50REL0	0x07
75*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R3P2		0x08
76*4882a593Smuzhiyun #define L310_CACHE_ID_RTL_R3P3		0x09
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CTRL_ENABLE	BIT(0)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CFG_SRC_SHIFT	2
81*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CFG_SRC_MASK	0xf
82*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CFG_SRC_DISABLED	0
83*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CFG_INT_DISABLED	0
84*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CFG_INT_INCR	1
85*4882a593Smuzhiyun #define L2X0_EVENT_CNT_CFG_INT_OVERFLOW	2
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* L2C auxiliary control register - bits common to L2C-210/220/310 */
88*4882a593Smuzhiyun #define L2C_AUX_CTRL_WAY_SIZE_SHIFT		17
89*4882a593Smuzhiyun #define L2C_AUX_CTRL_WAY_SIZE_MASK		(7 << 17)
90*4882a593Smuzhiyun #define L2C_AUX_CTRL_WAY_SIZE(n)		((n) << 17)
91*4882a593Smuzhiyun #define L2C_AUX_CTRL_EVTMON_ENABLE		BIT(20)
92*4882a593Smuzhiyun #define L2C_AUX_CTRL_PARITY_ENABLE		BIT(21)
93*4882a593Smuzhiyun #define L2C_AUX_CTRL_SHARED_OVERRIDE		BIT(22)
94*4882a593Smuzhiyun /* L2C-210/220 common bits */
95*4882a593Smuzhiyun #define L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT	0
96*4882a593Smuzhiyun #define L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK	(7 << 0)
97*4882a593Smuzhiyun #define L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT	3
98*4882a593Smuzhiyun #define L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK	(7 << 3)
99*4882a593Smuzhiyun #define L2X0_AUX_CTRL_TAG_LATENCY_SHIFT		6
100*4882a593Smuzhiyun #define L2X0_AUX_CTRL_TAG_LATENCY_MASK		(7 << 6)
101*4882a593Smuzhiyun #define L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT	9
102*4882a593Smuzhiyun #define L2X0_AUX_CTRL_DIRTY_LATENCY_MASK	(7 << 9)
103*4882a593Smuzhiyun #define L2X0_AUX_CTRL_ASSOC_SHIFT		13
104*4882a593Smuzhiyun #define L2X0_AUX_CTRL_ASSOC_MASK		(15 << 13)
105*4882a593Smuzhiyun /* L2C-210 specific bits */
106*4882a593Smuzhiyun #define L210_AUX_CTRL_WRAP_DISABLE		BIT(12)
107*4882a593Smuzhiyun #define L210_AUX_CTRL_WA_OVERRIDE		BIT(23)
108*4882a593Smuzhiyun #define L210_AUX_CTRL_EXCLUSIVE_ABORT		BIT(24)
109*4882a593Smuzhiyun /* L2C-220 specific bits */
110*4882a593Smuzhiyun #define L220_AUX_CTRL_EXCLUSIVE_CACHE		BIT(12)
111*4882a593Smuzhiyun #define L220_AUX_CTRL_FWA_SHIFT			23
112*4882a593Smuzhiyun #define L220_AUX_CTRL_FWA_MASK			(3 << 23)
113*4882a593Smuzhiyun #define L220_AUX_CTRL_NS_LOCKDOWN		BIT(26)
114*4882a593Smuzhiyun #define L220_AUX_CTRL_NS_INT_CTRL		BIT(27)
115*4882a593Smuzhiyun /* L2C-310 specific bits */
116*4882a593Smuzhiyun #define L310_AUX_CTRL_FULL_LINE_ZERO		BIT(0)	/* R2P0+ */
117*4882a593Smuzhiyun #define L310_AUX_CTRL_HIGHPRIO_SO_DEV		BIT(10)	/* R2P0+ */
118*4882a593Smuzhiyun #define L310_AUX_CTRL_STORE_LIMITATION		BIT(11)	/* R2P0+ */
119*4882a593Smuzhiyun #define L310_AUX_CTRL_EXCLUSIVE_CACHE		BIT(12)
120*4882a593Smuzhiyun #define L310_AUX_CTRL_ASSOCIATIVITY_16		BIT(16)
121*4882a593Smuzhiyun #define L310_AUX_CTRL_FWA_SHIFT			23
122*4882a593Smuzhiyun #define L310_AUX_CTRL_FWA_MASK			(3 << 23)
123*4882a593Smuzhiyun #define L310_AUX_CTRL_CACHE_REPLACE_RR		BIT(25)	/* R2P0+ */
124*4882a593Smuzhiyun #define L310_AUX_CTRL_NS_LOCKDOWN		BIT(26)
125*4882a593Smuzhiyun #define L310_AUX_CTRL_NS_INT_CTRL		BIT(27)
126*4882a593Smuzhiyun #define L310_AUX_CTRL_DATA_PREFETCH		BIT(28)
127*4882a593Smuzhiyun #define L310_AUX_CTRL_INSTR_PREFETCH		BIT(29)
128*4882a593Smuzhiyun #define L310_AUX_CTRL_EARLY_BRESP		BIT(30)	/* R2P0+ */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define L310_LATENCY_CTRL_SETUP(n)		((n) << 0)
131*4882a593Smuzhiyun #define L310_LATENCY_CTRL_RD(n)			((n) << 4)
132*4882a593Smuzhiyun #define L310_LATENCY_CTRL_WR(n)			((n) << 8)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define L310_ADDR_FILTER_EN		1
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_OFFSET_MASK		0x1f
137*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_DBL_LINEFILL_INCR	BIT(23)
138*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_PREFETCH_DROP	BIT(24)
139*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP	BIT(27)
140*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_DATA_PREFETCH	BIT(28)
141*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_INSTR_PREFETCH	BIT(29)
142*4882a593Smuzhiyun #define L310_PREFETCH_CTRL_DBL_LINEFILL		BIT(30)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define L2X0_CTRL_EN			1
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define L2X0_WAY_SIZE_SHIFT		3
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #ifndef __ASSEMBLY__
149*4882a593Smuzhiyun extern void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask);
150*4882a593Smuzhiyun #if defined(CONFIG_CACHE_L2X0) && defined(CONFIG_OF)
151*4882a593Smuzhiyun extern int l2x0_of_init(u32 aux_val, u32 aux_mask);
152*4882a593Smuzhiyun #else
l2x0_of_init(u32 aux_val,u32 aux_mask)153*4882a593Smuzhiyun static inline int l2x0_of_init(u32 aux_val, u32 aux_mask)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	return -ENODEV;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #ifdef CONFIG_CACHE_L2X0_PMU
160*4882a593Smuzhiyun void l2x0_pmu_register(void __iomem *base, u32 part);
161*4882a593Smuzhiyun void l2x0_pmu_suspend(void);
162*4882a593Smuzhiyun void l2x0_pmu_resume(void);
163*4882a593Smuzhiyun #else
l2x0_pmu_register(void __iomem * base,u32 part)164*4882a593Smuzhiyun static inline void l2x0_pmu_register(void __iomem *base, u32 part) {}
l2x0_pmu_suspend(void)165*4882a593Smuzhiyun static inline void l2x0_pmu_suspend(void) {}
l2x0_pmu_resume(void)166*4882a593Smuzhiyun static inline void l2x0_pmu_resume(void) {}
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun struct l2x0_regs {
170*4882a593Smuzhiyun 	unsigned long phy_base;
171*4882a593Smuzhiyun 	unsigned long aux_ctrl;
172*4882a593Smuzhiyun 	/*
173*4882a593Smuzhiyun 	 * Whether the following registers need to be saved/restored
174*4882a593Smuzhiyun 	 * depends on platform
175*4882a593Smuzhiyun 	 */
176*4882a593Smuzhiyun 	unsigned long tag_latency;
177*4882a593Smuzhiyun 	unsigned long data_latency;
178*4882a593Smuzhiyun 	unsigned long filter_start;
179*4882a593Smuzhiyun 	unsigned long filter_end;
180*4882a593Smuzhiyun 	unsigned long prefetch_ctrl;
181*4882a593Smuzhiyun 	unsigned long pwr_ctrl;
182*4882a593Smuzhiyun 	unsigned long ctrl;
183*4882a593Smuzhiyun 	unsigned long aux2_ctrl;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun extern struct l2x0_regs l2x0_saved_regs;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #endif
191