1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/arm/include/asm/domain.h
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1999 Russell King.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #ifndef __ASM_PROC_DOMAIN_H
8*4882a593Smuzhiyun #define __ASM_PROC_DOMAIN_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __ASSEMBLY__
11*4882a593Smuzhiyun #include <asm/barrier.h>
12*4882a593Smuzhiyun #include <asm/thread_info.h>
13*4882a593Smuzhiyun #endif
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * Domain numbers
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * DOMAIN_IO - domain 2 includes all IO only
19*4882a593Smuzhiyun * DOMAIN_USER - domain 1 includes all user memory only
20*4882a593Smuzhiyun * DOMAIN_KERNEL - domain 0 includes all kernel memory only
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * The domain numbering depends on whether we support 36 physical
23*4882a593Smuzhiyun * address for I/O or not. Addresses above the 32 bit boundary can
24*4882a593Smuzhiyun * only be mapped using supersections and supersections can only
25*4882a593Smuzhiyun * be set for domain 0. We could just default to DOMAIN_IO as zero,
26*4882a593Smuzhiyun * but there may be systems with supersection support and no 36-bit
27*4882a593Smuzhiyun * addressing. In such cases, we want to map system memory with
28*4882a593Smuzhiyun * supersections to reduce TLB misses and footprint.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * 36-bit addressing and supersections are only available on
31*4882a593Smuzhiyun * CPUs based on ARMv6+ or the Intel XSC3 core.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #ifndef CONFIG_IO_36
34*4882a593Smuzhiyun #define DOMAIN_KERNEL 0
35*4882a593Smuzhiyun #define DOMAIN_USER 1
36*4882a593Smuzhiyun #define DOMAIN_IO 2
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define DOMAIN_KERNEL 2
39*4882a593Smuzhiyun #define DOMAIN_USER 1
40*4882a593Smuzhiyun #define DOMAIN_IO 0
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun #define DOMAIN_VECTORS 3
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * Domain types
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define DOMAIN_NOACCESS 0
48*4882a593Smuzhiyun #define DOMAIN_CLIENT 1
49*4882a593Smuzhiyun #ifdef CONFIG_CPU_USE_DOMAINS
50*4882a593Smuzhiyun #define DOMAIN_MANAGER 3
51*4882a593Smuzhiyun #else
52*4882a593Smuzhiyun #define DOMAIN_MANAGER 1
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define domain_mask(dom) ((3) << (2 * (dom)))
56*4882a593Smuzhiyun #define domain_val(dom,type) ((type) << (2 * (dom)))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #ifdef CONFIG_CPU_SW_DOMAIN_PAN
59*4882a593Smuzhiyun #define DACR_INIT \
60*4882a593Smuzhiyun (domain_val(DOMAIN_USER, DOMAIN_NOACCESS) | \
61*4882a593Smuzhiyun domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
62*4882a593Smuzhiyun domain_val(DOMAIN_IO, DOMAIN_CLIENT) | \
63*4882a593Smuzhiyun domain_val(DOMAIN_VECTORS, DOMAIN_CLIENT))
64*4882a593Smuzhiyun #else
65*4882a593Smuzhiyun #define DACR_INIT \
66*4882a593Smuzhiyun (domain_val(DOMAIN_USER, DOMAIN_CLIENT) | \
67*4882a593Smuzhiyun domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
68*4882a593Smuzhiyun domain_val(DOMAIN_IO, DOMAIN_CLIENT) | \
69*4882a593Smuzhiyun domain_val(DOMAIN_VECTORS, DOMAIN_CLIENT))
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define __DACR_DEFAULT \
73*4882a593Smuzhiyun domain_val(DOMAIN_KERNEL, DOMAIN_CLIENT) | \
74*4882a593Smuzhiyun domain_val(DOMAIN_IO, DOMAIN_CLIENT) | \
75*4882a593Smuzhiyun domain_val(DOMAIN_VECTORS, DOMAIN_CLIENT)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define DACR_UACCESS_DISABLE \
78*4882a593Smuzhiyun (__DACR_DEFAULT | domain_val(DOMAIN_USER, DOMAIN_NOACCESS))
79*4882a593Smuzhiyun #define DACR_UACCESS_ENABLE \
80*4882a593Smuzhiyun (__DACR_DEFAULT | domain_val(DOMAIN_USER, DOMAIN_CLIENT))
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #ifndef __ASSEMBLY__
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #ifdef CONFIG_CPU_CP15_MMU
get_domain(void)85*4882a593Smuzhiyun static __always_inline unsigned int get_domain(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun unsigned int domain;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun asm(
90*4882a593Smuzhiyun "mrc p15, 0, %0, c3, c0 @ get domain"
91*4882a593Smuzhiyun : "=r" (domain)
92*4882a593Smuzhiyun : "m" (current_thread_info()->cpu_domain));
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return domain;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
set_domain(unsigned int val)97*4882a593Smuzhiyun static __always_inline void set_domain(unsigned int val)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun asm volatile(
100*4882a593Smuzhiyun "mcr p15, 0, %0, c3, c0 @ set domain"
101*4882a593Smuzhiyun : : "r" (val) : "memory");
102*4882a593Smuzhiyun isb();
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun #else
get_domain(void)105*4882a593Smuzhiyun static __always_inline unsigned int get_domain(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun return 0;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
set_domain(unsigned int val)110*4882a593Smuzhiyun static __always_inline void set_domain(unsigned int val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #ifdef CONFIG_CPU_USE_DOMAINS
116*4882a593Smuzhiyun #define modify_domain(dom,type) \
117*4882a593Smuzhiyun do { \
118*4882a593Smuzhiyun unsigned int domain = get_domain(); \
119*4882a593Smuzhiyun domain &= ~domain_mask(dom); \
120*4882a593Smuzhiyun domain = domain | domain_val(dom, type); \
121*4882a593Smuzhiyun set_domain(domain); \
122*4882a593Smuzhiyun } while (0)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #else
modify_domain(unsigned dom,unsigned type)125*4882a593Smuzhiyun static inline void modify_domain(unsigned dom, unsigned type) { }
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Generate the T (user) versions of the LDR/STR and related
130*4882a593Smuzhiyun * instructions (inline assembly)
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun #ifdef CONFIG_CPU_USE_DOMAINS
133*4882a593Smuzhiyun #define TUSER(instr) TUSERCOND(instr, )
134*4882a593Smuzhiyun #define TUSERCOND(instr, cond) #instr "t" #cond
135*4882a593Smuzhiyun #else
136*4882a593Smuzhiyun #define TUSER(instr) TUSERCOND(instr, )
137*4882a593Smuzhiyun #define TUSERCOND(instr, cond) #instr #cond
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #else /* __ASSEMBLY__ */
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * Generate the T (user) versions of the LDR/STR and related
144*4882a593Smuzhiyun * instructions
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun #ifdef CONFIG_CPU_USE_DOMAINS
147*4882a593Smuzhiyun #define TUSER(instr) instr ## t
148*4882a593Smuzhiyun #else
149*4882a593Smuzhiyun #define TUSER(instr) instr
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #endif /* !__ASM_PROC_DOMAIN_H */
155