xref: /OK3568_Linux_fs/kernel/arch/arm/include/asm/cmpxchg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __ASM_ARM_CMPXCHG_H
3*4882a593Smuzhiyun #define __ASM_ARM_CMPXCHG_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/irqflags.h>
6*4882a593Smuzhiyun #include <linux/prefetch.h>
7*4882a593Smuzhiyun #include <asm/barrier.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * On the StrongARM, "swp" is terminally broken since it bypasses the
12*4882a593Smuzhiyun  * cache totally.  This means that the cache becomes inconsistent, and,
13*4882a593Smuzhiyun  * since we use normal loads/stores as well, this is really bad.
14*4882a593Smuzhiyun  * Typically, this causes oopsen in filp_close, but could have other,
15*4882a593Smuzhiyun  * more disastrous effects.  There are two work-arounds:
16*4882a593Smuzhiyun  *  1. Disable interrupts and emulate the atomic swap
17*4882a593Smuzhiyun  *  2. Clean the cache, perform atomic swap, flush the cache
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * We choose (1) since its the "easiest" to achieve here and is not
20*4882a593Smuzhiyun  * dependent on the processor type.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * NOTE that this solution won't work on an SMP system, so explcitly
23*4882a593Smuzhiyun  * forbid it here.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #define swp_is_buggy
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
__xchg(unsigned long x,volatile void * ptr,int size)28*4882a593Smuzhiyun static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	extern void __bad_xchg(volatile void *, int);
31*4882a593Smuzhiyun 	unsigned long ret;
32*4882a593Smuzhiyun #ifdef swp_is_buggy
33*4882a593Smuzhiyun 	unsigned long flags;
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun #if __LINUX_ARM_ARCH__ >= 6
36*4882a593Smuzhiyun 	unsigned int tmp;
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	prefetchw((const void *)ptr);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	switch (size) {
42*4882a593Smuzhiyun #if __LINUX_ARM_ARCH__ >= 6
43*4882a593Smuzhiyun #ifndef CONFIG_CPU_V6 /* MIN ARCH >= V6K */
44*4882a593Smuzhiyun 	case 1:
45*4882a593Smuzhiyun 		asm volatile("@	__xchg1\n"
46*4882a593Smuzhiyun 		"1:	ldrexb	%0, [%3]\n"
47*4882a593Smuzhiyun 		"	strexb	%1, %2, [%3]\n"
48*4882a593Smuzhiyun 		"	teq	%1, #0\n"
49*4882a593Smuzhiyun 		"	bne	1b"
50*4882a593Smuzhiyun 			: "=&r" (ret), "=&r" (tmp)
51*4882a593Smuzhiyun 			: "r" (x), "r" (ptr)
52*4882a593Smuzhiyun 			: "memory", "cc");
53*4882a593Smuzhiyun 		break;
54*4882a593Smuzhiyun 	case 2:
55*4882a593Smuzhiyun 		asm volatile("@	__xchg2\n"
56*4882a593Smuzhiyun 		"1:	ldrexh	%0, [%3]\n"
57*4882a593Smuzhiyun 		"	strexh	%1, %2, [%3]\n"
58*4882a593Smuzhiyun 		"	teq	%1, #0\n"
59*4882a593Smuzhiyun 		"	bne	1b"
60*4882a593Smuzhiyun 			: "=&r" (ret), "=&r" (tmp)
61*4882a593Smuzhiyun 			: "r" (x), "r" (ptr)
62*4882a593Smuzhiyun 			: "memory", "cc");
63*4882a593Smuzhiyun 		break;
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun 	case 4:
66*4882a593Smuzhiyun 		asm volatile("@	__xchg4\n"
67*4882a593Smuzhiyun 		"1:	ldrex	%0, [%3]\n"
68*4882a593Smuzhiyun 		"	strex	%1, %2, [%3]\n"
69*4882a593Smuzhiyun 		"	teq	%1, #0\n"
70*4882a593Smuzhiyun 		"	bne	1b"
71*4882a593Smuzhiyun 			: "=&r" (ret), "=&r" (tmp)
72*4882a593Smuzhiyun 			: "r" (x), "r" (ptr)
73*4882a593Smuzhiyun 			: "memory", "cc");
74*4882a593Smuzhiyun 		break;
75*4882a593Smuzhiyun #elif defined(swp_is_buggy)
76*4882a593Smuzhiyun #ifdef CONFIG_SMP
77*4882a593Smuzhiyun #error SMP is not supported on this platform
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 	case 1:
80*4882a593Smuzhiyun 		raw_local_irq_save(flags);
81*4882a593Smuzhiyun 		ret = *(volatile unsigned char *)ptr;
82*4882a593Smuzhiyun 		*(volatile unsigned char *)ptr = x;
83*4882a593Smuzhiyun 		raw_local_irq_restore(flags);
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	case 4:
87*4882a593Smuzhiyun 		raw_local_irq_save(flags);
88*4882a593Smuzhiyun 		ret = *(volatile unsigned long *)ptr;
89*4882a593Smuzhiyun 		*(volatile unsigned long *)ptr = x;
90*4882a593Smuzhiyun 		raw_local_irq_restore(flags);
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun #else
93*4882a593Smuzhiyun 	case 1:
94*4882a593Smuzhiyun 		asm volatile("@	__xchg1\n"
95*4882a593Smuzhiyun 		"	swpb	%0, %1, [%2]"
96*4882a593Smuzhiyun 			: "=&r" (ret)
97*4882a593Smuzhiyun 			: "r" (x), "r" (ptr)
98*4882a593Smuzhiyun 			: "memory", "cc");
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case 4:
101*4882a593Smuzhiyun 		asm volatile("@	__xchg4\n"
102*4882a593Smuzhiyun 		"	swp	%0, %1, [%2]"
103*4882a593Smuzhiyun 			: "=&r" (ret)
104*4882a593Smuzhiyun 			: "r" (x), "r" (ptr)
105*4882a593Smuzhiyun 			: "memory", "cc");
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun 	default:
109*4882a593Smuzhiyun 		/* Cause a link-time error, the xchg() size is not supported */
110*4882a593Smuzhiyun 		__bad_xchg(ptr, size), ret = 0;
111*4882a593Smuzhiyun 		break;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	return ret;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define xchg_relaxed(ptr, x) ({						\
118*4882a593Smuzhiyun 	(__typeof__(*(ptr)))__xchg((unsigned long)(x), (ptr),		\
119*4882a593Smuzhiyun 				   sizeof(*(ptr)));			\
120*4882a593Smuzhiyun })
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #include <asm-generic/cmpxchg-local.h>
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #if __LINUX_ARM_ARCH__ < 6
125*4882a593Smuzhiyun /* min ARCH < ARMv6 */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #ifdef CONFIG_SMP
128*4882a593Smuzhiyun #error "SMP is not supported on this platform"
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define xchg xchg_relaxed
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
135*4882a593Smuzhiyun  * them available.
136*4882a593Smuzhiyun  */
137*4882a593Smuzhiyun #define cmpxchg_local(ptr, o, n) ({					\
138*4882a593Smuzhiyun 	(__typeof(*ptr))__cmpxchg_local_generic((ptr),			\
139*4882a593Smuzhiyun 					        (unsigned long)(o),	\
140*4882a593Smuzhiyun 					        (unsigned long)(n),	\
141*4882a593Smuzhiyun 					        sizeof(*(ptr)));	\
142*4882a593Smuzhiyun })
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #include <asm-generic/cmpxchg.h>
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #else	/* min ARCH >= ARMv6 */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun extern void __bad_cmpxchg(volatile void *ptr, int size);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun  * cmpxchg only support 32-bits operands on ARMv6.
154*4882a593Smuzhiyun  */
155*4882a593Smuzhiyun 
__cmpxchg(volatile void * ptr,unsigned long old,unsigned long new,int size)156*4882a593Smuzhiyun static inline unsigned long __cmpxchg(volatile void *ptr, unsigned long old,
157*4882a593Smuzhiyun 				      unsigned long new, int size)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	unsigned long oldval, res;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	prefetchw((const void *)ptr);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	switch (size) {
164*4882a593Smuzhiyun #ifndef CONFIG_CPU_V6	/* min ARCH >= ARMv6K */
165*4882a593Smuzhiyun 	case 1:
166*4882a593Smuzhiyun 		do {
167*4882a593Smuzhiyun 			asm volatile("@ __cmpxchg1\n"
168*4882a593Smuzhiyun 			"	ldrexb	%1, [%2]\n"
169*4882a593Smuzhiyun 			"	mov	%0, #0\n"
170*4882a593Smuzhiyun 			"	teq	%1, %3\n"
171*4882a593Smuzhiyun 			"	strexbeq %0, %4, [%2]\n"
172*4882a593Smuzhiyun 				: "=&r" (res), "=&r" (oldval)
173*4882a593Smuzhiyun 				: "r" (ptr), "Ir" (old), "r" (new)
174*4882a593Smuzhiyun 				: "memory", "cc");
175*4882a593Smuzhiyun 		} while (res);
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	case 2:
178*4882a593Smuzhiyun 		do {
179*4882a593Smuzhiyun 			asm volatile("@ __cmpxchg1\n"
180*4882a593Smuzhiyun 			"	ldrexh	%1, [%2]\n"
181*4882a593Smuzhiyun 			"	mov	%0, #0\n"
182*4882a593Smuzhiyun 			"	teq	%1, %3\n"
183*4882a593Smuzhiyun 			"	strexheq %0, %4, [%2]\n"
184*4882a593Smuzhiyun 				: "=&r" (res), "=&r" (oldval)
185*4882a593Smuzhiyun 				: "r" (ptr), "Ir" (old), "r" (new)
186*4882a593Smuzhiyun 				: "memory", "cc");
187*4882a593Smuzhiyun 		} while (res);
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun #endif
190*4882a593Smuzhiyun 	case 4:
191*4882a593Smuzhiyun 		do {
192*4882a593Smuzhiyun 			asm volatile("@ __cmpxchg4\n"
193*4882a593Smuzhiyun 			"	ldrex	%1, [%2]\n"
194*4882a593Smuzhiyun 			"	mov	%0, #0\n"
195*4882a593Smuzhiyun 			"	teq	%1, %3\n"
196*4882a593Smuzhiyun 			"	strexeq %0, %4, [%2]\n"
197*4882a593Smuzhiyun 				: "=&r" (res), "=&r" (oldval)
198*4882a593Smuzhiyun 				: "r" (ptr), "Ir" (old), "r" (new)
199*4882a593Smuzhiyun 				: "memory", "cc");
200*4882a593Smuzhiyun 		} while (res);
201*4882a593Smuzhiyun 		break;
202*4882a593Smuzhiyun 	default:
203*4882a593Smuzhiyun 		__bad_cmpxchg(ptr, size);
204*4882a593Smuzhiyun 		oldval = 0;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return oldval;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define cmpxchg_relaxed(ptr,o,n) ({					\
211*4882a593Smuzhiyun 	(__typeof__(*(ptr)))__cmpxchg((ptr),				\
212*4882a593Smuzhiyun 				      (unsigned long)(o),		\
213*4882a593Smuzhiyun 				      (unsigned long)(n),		\
214*4882a593Smuzhiyun 				      sizeof(*(ptr)));			\
215*4882a593Smuzhiyun })
216*4882a593Smuzhiyun 
__cmpxchg_local(volatile void * ptr,unsigned long old,unsigned long new,int size)217*4882a593Smuzhiyun static inline unsigned long __cmpxchg_local(volatile void *ptr,
218*4882a593Smuzhiyun 					    unsigned long old,
219*4882a593Smuzhiyun 					    unsigned long new, int size)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	unsigned long ret;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	switch (size) {
224*4882a593Smuzhiyun #ifdef CONFIG_CPU_V6	/* min ARCH == ARMv6 */
225*4882a593Smuzhiyun 	case 1:
226*4882a593Smuzhiyun 	case 2:
227*4882a593Smuzhiyun 		ret = __cmpxchg_local_generic(ptr, old, new, size);
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun #endif
230*4882a593Smuzhiyun 	default:
231*4882a593Smuzhiyun 		ret = __cmpxchg(ptr, old, new, size);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return ret;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define cmpxchg_local(ptr, o, n) ({					\
238*4882a593Smuzhiyun 	(__typeof(*ptr))__cmpxchg_local((ptr),				\
239*4882a593Smuzhiyun 				        (unsigned long)(o),		\
240*4882a593Smuzhiyun 				        (unsigned long)(n),		\
241*4882a593Smuzhiyun 				        sizeof(*(ptr)));		\
242*4882a593Smuzhiyun })
243*4882a593Smuzhiyun 
__cmpxchg64(unsigned long long * ptr,unsigned long long old,unsigned long long new)244*4882a593Smuzhiyun static inline unsigned long long __cmpxchg64(unsigned long long *ptr,
245*4882a593Smuzhiyun 					     unsigned long long old,
246*4882a593Smuzhiyun 					     unsigned long long new)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	unsigned long long oldval;
249*4882a593Smuzhiyun 	unsigned long res;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	prefetchw(ptr);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	__asm__ __volatile__(
254*4882a593Smuzhiyun "1:	ldrexd		%1, %H1, [%3]\n"
255*4882a593Smuzhiyun "	teq		%1, %4\n"
256*4882a593Smuzhiyun "	teqeq		%H1, %H4\n"
257*4882a593Smuzhiyun "	bne		2f\n"
258*4882a593Smuzhiyun "	strexd		%0, %5, %H5, [%3]\n"
259*4882a593Smuzhiyun "	teq		%0, #0\n"
260*4882a593Smuzhiyun "	bne		1b\n"
261*4882a593Smuzhiyun "2:"
262*4882a593Smuzhiyun 	: "=&r" (res), "=&r" (oldval), "+Qo" (*ptr)
263*4882a593Smuzhiyun 	: "r" (ptr), "r" (old), "r" (new)
264*4882a593Smuzhiyun 	: "cc");
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return oldval;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define cmpxchg64_relaxed(ptr, o, n) ({					\
270*4882a593Smuzhiyun 	(__typeof__(*(ptr)))__cmpxchg64((ptr),				\
271*4882a593Smuzhiyun 					(unsigned long long)(o),	\
272*4882a593Smuzhiyun 					(unsigned long long)(n));	\
273*4882a593Smuzhiyun })
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define cmpxchg64_local(ptr, o, n) cmpxchg64_relaxed((ptr), (o), (n))
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #endif	/* __LINUX_ARM_ARCH__ >= 6 */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #endif /* __ASM_ARM_CMPXCHG_H */
280