xref: /OK3568_Linux_fs/kernel/arch/arm/include/asm/arch_gicv3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm/include/asm/arch_gicv3.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 ARM Ltd.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #ifndef __ASM_ARCH_GICV3_H
8*4882a593Smuzhiyun #define __ASM_ARCH_GICV3_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __ASSEMBLY__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
14*4882a593Smuzhiyun #include <asm/barrier.h>
15*4882a593Smuzhiyun #include <asm/cacheflush.h>
16*4882a593Smuzhiyun #include <asm/cp15.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define ICC_EOIR1			__ACCESS_CP15(c12, 0, c12, 1)
19*4882a593Smuzhiyun #define ICC_DIR				__ACCESS_CP15(c12, 0, c11, 1)
20*4882a593Smuzhiyun #define ICC_IAR1			__ACCESS_CP15(c12, 0, c12, 0)
21*4882a593Smuzhiyun #define ICC_SGI1R			__ACCESS_CP15_64(0, c12)
22*4882a593Smuzhiyun #define ICC_PMR				__ACCESS_CP15(c4, 0, c6, 0)
23*4882a593Smuzhiyun #define ICC_CTLR			__ACCESS_CP15(c12, 0, c12, 4)
24*4882a593Smuzhiyun #define ICC_SRE				__ACCESS_CP15(c12, 0, c12, 5)
25*4882a593Smuzhiyun #define ICC_IGRPEN1			__ACCESS_CP15(c12, 0, c12, 7)
26*4882a593Smuzhiyun #define ICC_BPR1			__ACCESS_CP15(c12, 0, c12, 3)
27*4882a593Smuzhiyun #define ICC_RPR				__ACCESS_CP15(c12, 0, c11, 3)
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define __ICC_AP0Rx(x)			__ACCESS_CP15(c12, 0, c8, 4 | x)
30*4882a593Smuzhiyun #define ICC_AP0R0			__ICC_AP0Rx(0)
31*4882a593Smuzhiyun #define ICC_AP0R1			__ICC_AP0Rx(1)
32*4882a593Smuzhiyun #define ICC_AP0R2			__ICC_AP0Rx(2)
33*4882a593Smuzhiyun #define ICC_AP0R3			__ICC_AP0Rx(3)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define __ICC_AP1Rx(x)			__ACCESS_CP15(c12, 0, c9, x)
36*4882a593Smuzhiyun #define ICC_AP1R0			__ICC_AP1Rx(0)
37*4882a593Smuzhiyun #define ICC_AP1R1			__ICC_AP1Rx(1)
38*4882a593Smuzhiyun #define ICC_AP1R2			__ICC_AP1Rx(2)
39*4882a593Smuzhiyun #define ICC_AP1R3			__ICC_AP1Rx(3)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define CPUIF_MAP(a32, a64)			\
42*4882a593Smuzhiyun static inline void write_ ## a64(u32 val)	\
43*4882a593Smuzhiyun {						\
44*4882a593Smuzhiyun 	write_sysreg(val, a32);			\
45*4882a593Smuzhiyun }						\
46*4882a593Smuzhiyun static inline u32 read_ ## a64(void)		\
47*4882a593Smuzhiyun {						\
48*4882a593Smuzhiyun 	return read_sysreg(a32); 		\
49*4882a593Smuzhiyun }						\
50*4882a593Smuzhiyun 
CPUIF_MAP(ICC_PMR,ICC_PMR_EL1)51*4882a593Smuzhiyun CPUIF_MAP(ICC_PMR, ICC_PMR_EL1)
52*4882a593Smuzhiyun CPUIF_MAP(ICC_AP0R0, ICC_AP0R0_EL1)
53*4882a593Smuzhiyun CPUIF_MAP(ICC_AP0R1, ICC_AP0R1_EL1)
54*4882a593Smuzhiyun CPUIF_MAP(ICC_AP0R2, ICC_AP0R2_EL1)
55*4882a593Smuzhiyun CPUIF_MAP(ICC_AP0R3, ICC_AP0R3_EL1)
56*4882a593Smuzhiyun CPUIF_MAP(ICC_AP1R0, ICC_AP1R0_EL1)
57*4882a593Smuzhiyun CPUIF_MAP(ICC_AP1R1, ICC_AP1R1_EL1)
58*4882a593Smuzhiyun CPUIF_MAP(ICC_AP1R2, ICC_AP1R2_EL1)
59*4882a593Smuzhiyun CPUIF_MAP(ICC_AP1R3, ICC_AP1R3_EL1)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define read_gicreg(r)                 read_##r()
62*4882a593Smuzhiyun #define write_gicreg(v, r)             write_##r(v)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Low-level accessors */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static inline void gic_write_eoir(u32 irq)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	write_sysreg(irq, ICC_EOIR1);
69*4882a593Smuzhiyun 	isb();
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
gic_write_dir(u32 val)72*4882a593Smuzhiyun static inline void gic_write_dir(u32 val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	write_sysreg(val, ICC_DIR);
75*4882a593Smuzhiyun 	isb();
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
gic_read_iar(void)78*4882a593Smuzhiyun static inline u32 gic_read_iar(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	u32 irqstat = read_sysreg(ICC_IAR1);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	dsb(sy);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return irqstat;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
gic_write_ctlr(u32 val)87*4882a593Smuzhiyun static inline void gic_write_ctlr(u32 val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	write_sysreg(val, ICC_CTLR);
90*4882a593Smuzhiyun 	isb();
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun 
gic_read_ctlr(void)93*4882a593Smuzhiyun static inline u32 gic_read_ctlr(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	return read_sysreg(ICC_CTLR);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
gic_write_grpen1(u32 val)98*4882a593Smuzhiyun static inline void gic_write_grpen1(u32 val)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	write_sysreg(val, ICC_IGRPEN1);
101*4882a593Smuzhiyun 	isb();
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
gic_write_sgi1r(u64 val)104*4882a593Smuzhiyun static inline void gic_write_sgi1r(u64 val)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	write_sysreg(val, ICC_SGI1R);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
gic_read_sre(void)109*4882a593Smuzhiyun static inline u32 gic_read_sre(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return read_sysreg(ICC_SRE);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
gic_write_sre(u32 val)114*4882a593Smuzhiyun static inline void gic_write_sre(u32 val)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	write_sysreg(val, ICC_SRE);
117*4882a593Smuzhiyun 	isb();
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
gic_write_bpr1(u32 val)120*4882a593Smuzhiyun static inline void gic_write_bpr1(u32 val)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	write_sysreg(val, ICC_BPR1);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
gic_read_pmr(void)125*4882a593Smuzhiyun static inline u32 gic_read_pmr(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	return read_sysreg(ICC_PMR);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
gic_write_pmr(u32 val)130*4882a593Smuzhiyun static inline void gic_write_pmr(u32 val)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	write_sysreg(val, ICC_PMR);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
gic_read_rpr(void)135*4882a593Smuzhiyun static inline u32 gic_read_rpr(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return read_sysreg(ICC_RPR);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Even in 32bit systems that use LPAE, there is no guarantee that the I/O
142*4882a593Smuzhiyun  * interface provides true 64bit atomic accesses, so using strd/ldrd doesn't
143*4882a593Smuzhiyun  * make much sense.
144*4882a593Smuzhiyun  * Moreover, 64bit I/O emulation is extremely difficult to implement on
145*4882a593Smuzhiyun  * AArch32, since the syndrome register doesn't provide any information for
146*4882a593Smuzhiyun  * them.
147*4882a593Smuzhiyun  * Consequently, the following IO helpers use 32bit accesses.
148*4882a593Smuzhiyun  */
__gic_writeq_nonatomic(u64 val,volatile void __iomem * addr)149*4882a593Smuzhiyun static inline void __gic_writeq_nonatomic(u64 val, volatile void __iomem *addr)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	writel_relaxed((u32)val, addr);
152*4882a593Smuzhiyun 	writel_relaxed((u32)(val >> 32), addr + 4);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
__gic_readq_nonatomic(const volatile void __iomem * addr)155*4882a593Smuzhiyun static inline u64 __gic_readq_nonatomic(const volatile void __iomem *addr)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	u64 val;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	val = readl_relaxed(addr);
160*4882a593Smuzhiyun 	val |= (u64)readl_relaxed(addr + 4) << 32;
161*4882a593Smuzhiyun 	return val;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define gic_flush_dcache_to_poc(a,l)    __cpuc_flush_dcache_area((a), (l))
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  *  GICD_IROUTERn, contain the affinity values associated to each interrupt.
168*4882a593Smuzhiyun  *  The upper-word (aff3) will always be 0, so there is no need for a lock.
169*4882a593Smuzhiyun  */
170*4882a593Smuzhiyun #define gic_write_irouter(v, c)		__gic_writeq_nonatomic(v, c)
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun  * GICR_TYPER is an ID register and doesn't need atomicity.
174*4882a593Smuzhiyun  */
175*4882a593Smuzhiyun #define gic_read_typer(c)		__gic_readq_nonatomic(c)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun  * GITS_BASER - hi and lo bits may be accessed independently.
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun #define gits_read_baser(c)		__gic_readq_nonatomic(c)
181*4882a593Smuzhiyun #define gits_write_baser(v, c)		__gic_writeq_nonatomic(v, c)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun  * GICR_PENDBASER and GICR_PROPBASE are changed with LPIs disabled, so they
185*4882a593Smuzhiyun  * won't be being used during any updates and can be changed non-atomically
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define gicr_read_propbaser(c)		__gic_readq_nonatomic(c)
188*4882a593Smuzhiyun #define gicr_write_propbaser(v, c)	__gic_writeq_nonatomic(v, c)
189*4882a593Smuzhiyun #define gicr_read_pendbaser(c)		__gic_readq_nonatomic(c)
190*4882a593Smuzhiyun #define gicr_write_pendbaser(v, c)	__gic_writeq_nonatomic(v, c)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * GICR_xLPIR - only the lower bits are significant
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun #define gic_read_lpir(c)		readl_relaxed(c)
196*4882a593Smuzhiyun #define gic_write_lpir(v, c)		writel_relaxed(lower_32_bits(v), c)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun  * GITS_TYPER is an ID register and doesn't need atomicity.
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun #define gits_read_typer(c)		__gic_readq_nonatomic(c)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * GITS_CBASER - hi and lo bits may be accessed independently.
205*4882a593Smuzhiyun  */
206*4882a593Smuzhiyun #define gits_read_cbaser(c)		__gic_readq_nonatomic(c)
207*4882a593Smuzhiyun #define gits_write_cbaser(v, c)		__gic_writeq_nonatomic(v, c)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun  * GITS_CWRITER - hi and lo bits may be accessed independently.
211*4882a593Smuzhiyun  */
212*4882a593Smuzhiyun #define gits_write_cwriter(v, c)	__gic_writeq_nonatomic(v, c)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun  * GICR_VPROPBASER - hi and lo bits may be accessed independently.
216*4882a593Smuzhiyun  */
217*4882a593Smuzhiyun #define gicr_read_vpropbaser(c)		__gic_readq_nonatomic(c)
218*4882a593Smuzhiyun #define gicr_write_vpropbaser(v, c)	__gic_writeq_nonatomic(v, c)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  * GICR_VPENDBASER - the Valid bit must be cleared before changing
222*4882a593Smuzhiyun  * anything else.
223*4882a593Smuzhiyun  */
gicr_write_vpendbaser(u64 val,void __iomem * addr)224*4882a593Smuzhiyun static inline void gicr_write_vpendbaser(u64 val, void __iomem *addr)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	u32 tmp;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	tmp = readl_relaxed(addr + 4);
229*4882a593Smuzhiyun 	if (tmp & (GICR_VPENDBASER_Valid >> 32)) {
230*4882a593Smuzhiyun 		tmp &= ~(GICR_VPENDBASER_Valid >> 32);
231*4882a593Smuzhiyun 		writel_relaxed(tmp, addr + 4);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/*
235*4882a593Smuzhiyun 	 * Use the fact that __gic_writeq_nonatomic writes the second
236*4882a593Smuzhiyun 	 * half of the 64bit quantity after the first.
237*4882a593Smuzhiyun 	 */
238*4882a593Smuzhiyun 	__gic_writeq_nonatomic(val, addr);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define gicr_read_vpendbaser(c)		__gic_readq_nonatomic(c)
242*4882a593Smuzhiyun 
gic_prio_masking_enabled(void)243*4882a593Smuzhiyun static inline bool gic_prio_masking_enabled(void)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	return false;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
gic_pmr_mask_irqs(void)248*4882a593Smuzhiyun static inline void gic_pmr_mask_irqs(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	/* Should not get called. */
251*4882a593Smuzhiyun 	WARN_ON_ONCE(true);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
gic_arch_enable_irqs(void)254*4882a593Smuzhiyun static inline void gic_arch_enable_irqs(void)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	/* Should not get called. */
257*4882a593Smuzhiyun 	WARN_ON_ONCE(true);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
261*4882a593Smuzhiyun #endif /* !__ASM_ARCH_GICV3_H */
262