1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2015 Andrea Merello <adnrea.merello@gmail.com> 4*4882a593Smuzhiyun * Copyright (C) 2017 Alexander Graf <agraf@suse.de> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Based on zynq-zed.dts which is: 7*4882a593Smuzhiyun * Copyright (C) 2011 - 2014 Xilinx 8*4882a593Smuzhiyun * Copyright (C) 2012 National Instruments Corp. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/dts-v1/; 13*4882a593Smuzhiyun/include/ "zynq-7000.dtsi" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun model = "Zynq Z-Turn MYIR Board"; 17*4882a593Smuzhiyun compatible = "myir,zynq-zturn", "xlnx,zynq-7000"; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun ethernet0 = &gem0; 21*4882a593Smuzhiyun serial0 = &uart1; 22*4882a593Smuzhiyun serial1 = &uart0; 23*4882a593Smuzhiyun mmc0 = &sdhci0; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun memory@0 { 27*4882a593Smuzhiyun device_type = "memory"; 28*4882a593Smuzhiyun reg = <0x0 0x40000000>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun chosen { 32*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun gpio-leds { 36*4882a593Smuzhiyun compatible = "gpio-leds"; 37*4882a593Smuzhiyun usr-led1 { 38*4882a593Smuzhiyun label = "usr-led1"; 39*4882a593Smuzhiyun gpios = <&gpio0 0x0 0x1>; 40*4882a593Smuzhiyun default-state = "off"; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun usr-led2 { 44*4882a593Smuzhiyun label = "usr-led2"; 45*4882a593Smuzhiyun gpios = <&gpio0 0x9 0x1>; 46*4882a593Smuzhiyun default-state = "off"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun gpio-keys { 51*4882a593Smuzhiyun compatible = "gpio-keys"; 52*4882a593Smuzhiyun autorepeat; 53*4882a593Smuzhiyun K1 { 54*4882a593Smuzhiyun label = "K1"; 55*4882a593Smuzhiyun gpios = <&gpio0 0x32 0x1>; 56*4882a593Smuzhiyun linux,code = <0x66>; 57*4882a593Smuzhiyun wakeup-source; 58*4882a593Smuzhiyun autorepeat; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun}; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun&clkc { 64*4882a593Smuzhiyun ps-clk-frequency = <33333333>; 65*4882a593Smuzhiyun}; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun&gem0 { 68*4882a593Smuzhiyun status = "okay"; 69*4882a593Smuzhiyun phy-mode = "rgmii-id"; 70*4882a593Smuzhiyun phy-handle = <ðernet_phy>; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun ethernet_phy: ethernet-phy@0 { 73*4882a593Smuzhiyun reg = <0x0>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun}; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun&sdhci0 { 78*4882a593Smuzhiyun status = "okay"; 79*4882a593Smuzhiyun}; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun&uart0 { 82*4882a593Smuzhiyun status = "okay"; 83*4882a593Smuzhiyun}; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun&uart1 { 86*4882a593Smuzhiyun status = "okay"; 87*4882a593Smuzhiyun}; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun&usb0 { 90*4882a593Smuzhiyun status = "okay"; 91*4882a593Smuzhiyun dr_mode = "host"; 92*4882a593Smuzhiyun}; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun&can0 { 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun}; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun&i2c0 { 99*4882a593Smuzhiyun status = "okay"; 100*4882a593Smuzhiyun clock-frequency = <400000>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun stlm75@49 { 103*4882a593Smuzhiyun status = "okay"; 104*4882a593Smuzhiyun compatible = "lm75"; 105*4882a593Smuzhiyun reg = <0x49>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun accelerometer@53 { 109*4882a593Smuzhiyun compatible = "adi,adxl345", "adxl345", "adi,adxl34x", "adxl34x"; 110*4882a593Smuzhiyun reg = <0x53>; 111*4882a593Smuzhiyun interrupt-parent = <&intc>; 112*4882a593Smuzhiyun interrupts = <0x0 0x1e 0x4>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun}; 115