1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2014 SUSE LINUX Products GmbH 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Derived from zynq-zed.dts: 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2011 Xilinx 8*4882a593Smuzhiyun * Copyright (C) 2012 National Instruments Corp. 9*4882a593Smuzhiyun * Copyright (C) 2013 Xilinx 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun/include/ "zynq-7000.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "Adapteva Parallella board"; 16*4882a593Smuzhiyun compatible = "adapteva,parallella", "xlnx,zynq-7000"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun ethernet0 = &gem0; 20*4882a593Smuzhiyun serial0 = &uart1; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun memory@0 { 24*4882a593Smuzhiyun device_type = "memory"; 25*4882a593Smuzhiyun reg = <0x0 0x40000000>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun chosen { 29*4882a593Smuzhiyun bootargs = "root=/dev/mmcblk0p2 rootfstype=ext4 rw rootwait"; 30*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun}; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun&clkc { 35*4882a593Smuzhiyun fclk-enable = <0xf>; 36*4882a593Smuzhiyun ps-clk-frequency = <33333333>; 37*4882a593Smuzhiyun}; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun&gem0 { 40*4882a593Smuzhiyun status = "okay"; 41*4882a593Smuzhiyun phy-mode = "rgmii-id"; 42*4882a593Smuzhiyun phy-handle = <ðernet_phy>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun ethernet_phy: ethernet-phy@0 { 45*4882a593Smuzhiyun /* Marvell 88E1318 */ 46*4882a593Smuzhiyun compatible = "ethernet-phy-id0141.0e90", 47*4882a593Smuzhiyun "ethernet-phy-ieee802.3-c22"; 48*4882a593Smuzhiyun reg = <0>; 49*4882a593Smuzhiyun device_type = "ethernet-phy"; 50*4882a593Smuzhiyun marvell,reg-init = <0x3 0x10 0xff00 0x1e>, 51*4882a593Smuzhiyun <0x3 0x11 0xfff0 0xa>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun}; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun&i2c0 { 56*4882a593Smuzhiyun status = "okay"; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun isl9305: isl9305@68 { 59*4882a593Smuzhiyun compatible = "isil,isl9305"; 60*4882a593Smuzhiyun reg = <0x68>; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun regulators { 63*4882a593Smuzhiyun dcd1 { 64*4882a593Smuzhiyun regulator-name = "VDD_DSP"; 65*4882a593Smuzhiyun regulator-always-on; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun dcd2 { 68*4882a593Smuzhiyun regulator-name = "1P35V"; 69*4882a593Smuzhiyun regulator-always-on; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun ldo1 { 72*4882a593Smuzhiyun regulator-name = "VDD_ADJ"; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun ldo2 { 75*4882a593Smuzhiyun regulator-name = "VDD_GPIO"; 76*4882a593Smuzhiyun regulator-always-on; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun}; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun&sdhci1 { 83*4882a593Smuzhiyun status = "okay"; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun&uart1 { 87*4882a593Smuzhiyun status = "okay"; 88*4882a593Smuzhiyun}; 89