xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/wm8505.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/ {
9*4882a593Smuzhiyun	#address-cells = <1>;
10*4882a593Smuzhiyun	#size-cells = <1>;
11*4882a593Smuzhiyun	compatible = "wm,wm8505";
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	cpus {
14*4882a593Smuzhiyun		#address-cells = <0>;
15*4882a593Smuzhiyun		#size-cells = <0>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun		cpu {
18*4882a593Smuzhiyun			device_type = "cpu";
19*4882a593Smuzhiyun			compatible = "arm,arm926ej-s";
20*4882a593Smuzhiyun		};
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	memory {
24*4882a593Smuzhiyun		device_type = "memory";
25*4882a593Smuzhiyun		reg = <0x0 0x0>;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun 	aliases {
29*4882a593Smuzhiyun		serial0 = &uart0;
30*4882a593Smuzhiyun		serial1 = &uart1;
31*4882a593Smuzhiyun		serial2 = &uart2;
32*4882a593Smuzhiyun		serial3 = &uart3;
33*4882a593Smuzhiyun		serial4 = &uart4;
34*4882a593Smuzhiyun		serial5 = &uart5;
35*4882a593Smuzhiyun 	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	soc {
38*4882a593Smuzhiyun		#address-cells = <1>;
39*4882a593Smuzhiyun		#size-cells = <1>;
40*4882a593Smuzhiyun		compatible = "simple-bus";
41*4882a593Smuzhiyun		ranges;
42*4882a593Smuzhiyun		interrupt-parent = <&intc0>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		intc0: interrupt-controller@d8140000 {
45*4882a593Smuzhiyun			compatible = "via,vt8500-intc";
46*4882a593Smuzhiyun			interrupt-controller;
47*4882a593Smuzhiyun			reg = <0xd8140000 0x10000>;
48*4882a593Smuzhiyun			#interrupt-cells = <1>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun		/* Secondary IC cascaded to intc0 */
52*4882a593Smuzhiyun		intc1: interrupt-controller@d8150000 {
53*4882a593Smuzhiyun			compatible = "via,vt8500-intc";
54*4882a593Smuzhiyun			interrupt-controller;
55*4882a593Smuzhiyun			#interrupt-cells = <1>;
56*4882a593Smuzhiyun			reg = <0xD8150000 0x10000>;
57*4882a593Smuzhiyun			interrupts = <56 57 58 59 60 61 62 63>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		pinctrl: pinctrl@d8110000 {
61*4882a593Smuzhiyun			compatible = "wm,wm8505-pinctrl";
62*4882a593Smuzhiyun			reg = <0xd8110000 0x10000>;
63*4882a593Smuzhiyun			interrupt-controller;
64*4882a593Smuzhiyun			#interrupt-cells = <2>;
65*4882a593Smuzhiyun			gpio-controller;
66*4882a593Smuzhiyun			#gpio-cells = <2>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		pmc@d8130000 {
70*4882a593Smuzhiyun			compatible = "via,vt8500-pmc";
71*4882a593Smuzhiyun			reg = <0xd8130000 0x1000>;
72*4882a593Smuzhiyun			clocks {
73*4882a593Smuzhiyun				#address-cells = <1>;
74*4882a593Smuzhiyun				#size-cells = <0>;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun				ref24: ref24M {
77*4882a593Smuzhiyun					#clock-cells = <0>;
78*4882a593Smuzhiyun					compatible = "fixed-clock";
79*4882a593Smuzhiyun					clock-frequency = <24000000>;
80*4882a593Smuzhiyun				};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun				ref25: ref25M {
83*4882a593Smuzhiyun					#clock-cells = <0>;
84*4882a593Smuzhiyun					compatible = "fixed-clock";
85*4882a593Smuzhiyun					clock-frequency = <25000000>;
86*4882a593Smuzhiyun				};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun				plla: plla {
89*4882a593Smuzhiyun					#clock-cells = <0>;
90*4882a593Smuzhiyun					compatible = "via,vt8500-pll-clock";
91*4882a593Smuzhiyun					clocks = <&ref25>;
92*4882a593Smuzhiyun					reg = <0x200>;
93*4882a593Smuzhiyun				};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun				pllb: pllb {
96*4882a593Smuzhiyun					#clock-cells = <0>;
97*4882a593Smuzhiyun					compatible = "via,vt8500-pll-clock";
98*4882a593Smuzhiyun					clocks = <&ref25>;
99*4882a593Smuzhiyun					reg = <0x204>;
100*4882a593Smuzhiyun				};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun				pllc: pllc {
103*4882a593Smuzhiyun					#clock-cells = <0>;
104*4882a593Smuzhiyun					compatible = "via,vt8500-pll-clock";
105*4882a593Smuzhiyun					clocks = <&ref25>;
106*4882a593Smuzhiyun					reg = <0x208>;
107*4882a593Smuzhiyun				};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun				plld: plld {
110*4882a593Smuzhiyun					#clock-cells = <0>;
111*4882a593Smuzhiyun					compatible = "via,vt8500-pll-clock";
112*4882a593Smuzhiyun					clocks = <&ref25>;
113*4882a593Smuzhiyun					reg = <0x20c>;
114*4882a593Smuzhiyun				};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun				clkarm: arm {
117*4882a593Smuzhiyun					#clock-cells = <0>;
118*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
119*4882a593Smuzhiyun					clocks = <&plla>;
120*4882a593Smuzhiyun					divisor-reg = <0x300>;
121*4882a593Smuzhiyun				};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun				clkahb: ahb {
124*4882a593Smuzhiyun					#clock-cells = <0>;
125*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
126*4882a593Smuzhiyun					clocks = <&pllb>;
127*4882a593Smuzhiyun					divisor-reg = <0x304>;
128*4882a593Smuzhiyun				};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun				clkapb: apb {
131*4882a593Smuzhiyun					#clock-cells = <0>;
132*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
133*4882a593Smuzhiyun					clocks = <&pllb>;
134*4882a593Smuzhiyun					divisor-reg = <0x350>;
135*4882a593Smuzhiyun				};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun				clkddr: ddr {
138*4882a593Smuzhiyun					#clock-cells = <0>;
139*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
140*4882a593Smuzhiyun					clocks = <&plld>;
141*4882a593Smuzhiyun					divisor-reg = <0x310>;
142*4882a593Smuzhiyun				};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun				clkuart0: uart0 {
145*4882a593Smuzhiyun					#clock-cells = <0>;
146*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
147*4882a593Smuzhiyun					clocks = <&ref24>;
148*4882a593Smuzhiyun					enable-reg = <0x250>;
149*4882a593Smuzhiyun					enable-bit = <1>;
150*4882a593Smuzhiyun				};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun				clkuart1: uart1 {
153*4882a593Smuzhiyun					#clock-cells = <0>;
154*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
155*4882a593Smuzhiyun					clocks = <&ref24>;
156*4882a593Smuzhiyun					enable-reg = <0x250>;
157*4882a593Smuzhiyun					enable-bit = <2>;
158*4882a593Smuzhiyun				};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun				clkuart2: uart2 {
161*4882a593Smuzhiyun					#clock-cells = <0>;
162*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
163*4882a593Smuzhiyun					clocks = <&ref24>;
164*4882a593Smuzhiyun					enable-reg = <0x250>;
165*4882a593Smuzhiyun					enable-bit = <3>;
166*4882a593Smuzhiyun				};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun				clkuart3: uart3 {
169*4882a593Smuzhiyun					#clock-cells = <0>;
170*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
171*4882a593Smuzhiyun					clocks = <&ref24>;
172*4882a593Smuzhiyun					enable-reg = <0x250>;
173*4882a593Smuzhiyun					enable-bit = <4>;
174*4882a593Smuzhiyun				};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun				clkuart4: uart4 {
177*4882a593Smuzhiyun					#clock-cells = <0>;
178*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
179*4882a593Smuzhiyun					clocks = <&ref24>;
180*4882a593Smuzhiyun					enable-reg = <0x250>;
181*4882a593Smuzhiyun					enable-bit = <22>;
182*4882a593Smuzhiyun				};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun				clkuart5: uart5 {
185*4882a593Smuzhiyun					#clock-cells = <0>;
186*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
187*4882a593Smuzhiyun					clocks = <&ref24>;
188*4882a593Smuzhiyun					enable-reg = <0x250>;
189*4882a593Smuzhiyun					enable-bit = <23>;
190*4882a593Smuzhiyun				};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun				clksdhc: sdhc {
193*4882a593Smuzhiyun					#clock-cells = <0>;
194*4882a593Smuzhiyun					compatible = "via,vt8500-device-clock";
195*4882a593Smuzhiyun					clocks = <&pllb>;
196*4882a593Smuzhiyun					divisor-reg = <0x328>;
197*4882a593Smuzhiyun					divisor-mask = <0x3f>;
198*4882a593Smuzhiyun					enable-reg = <0x254>;
199*4882a593Smuzhiyun					enable-bit = <18>;
200*4882a593Smuzhiyun				};
201*4882a593Smuzhiyun			};
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		timer@d8130100 {
205*4882a593Smuzhiyun			compatible = "via,vt8500-timer";
206*4882a593Smuzhiyun			reg = <0xd8130100 0x28>;
207*4882a593Smuzhiyun			interrupts = <36>;
208*4882a593Smuzhiyun		};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		ehci@d8007100 {
211*4882a593Smuzhiyun			compatible = "via,vt8500-ehci";
212*4882a593Smuzhiyun			reg = <0xd8007100 0x200>;
213*4882a593Smuzhiyun			interrupts = <1>;
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun		uhci@d8007300 {
217*4882a593Smuzhiyun			compatible = "platform-uhci";
218*4882a593Smuzhiyun			reg = <0xd8007300 0x200>;
219*4882a593Smuzhiyun			interrupts = <0>;
220*4882a593Smuzhiyun		};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun		fb: fb@d8050800 {
223*4882a593Smuzhiyun			compatible = "wm,wm8505-fb";
224*4882a593Smuzhiyun			reg = <0xd8050800 0x200>;
225*4882a593Smuzhiyun		};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun		ge_rops@d8050400 {
228*4882a593Smuzhiyun			compatible = "wm,prizm-ge-rops";
229*4882a593Smuzhiyun			reg = <0xd8050400 0x100>;
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		uart0: serial@d8200000 {
233*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
234*4882a593Smuzhiyun			reg = <0xd8200000 0x1040>;
235*4882a593Smuzhiyun			interrupts = <32>;
236*4882a593Smuzhiyun			clocks = <&clkuart0>;
237*4882a593Smuzhiyun			status = "disabled";
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		uart1: serial@d82b0000 {
241*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
242*4882a593Smuzhiyun			reg = <0xd82b0000 0x1040>;
243*4882a593Smuzhiyun			interrupts = <33>;
244*4882a593Smuzhiyun			clocks = <&clkuart1>;
245*4882a593Smuzhiyun			status = "disabled";
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun		uart2: serial@d8210000 {
249*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
250*4882a593Smuzhiyun			reg = <0xd8210000 0x1040>;
251*4882a593Smuzhiyun			interrupts = <47>;
252*4882a593Smuzhiyun			clocks = <&clkuart2>;
253*4882a593Smuzhiyun			status = "disabled";
254*4882a593Smuzhiyun		};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun		uart3: serial@d82c0000 {
257*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
258*4882a593Smuzhiyun			reg = <0xd82c0000 0x1040>;
259*4882a593Smuzhiyun			interrupts = <50>;
260*4882a593Smuzhiyun			clocks = <&clkuart3>;
261*4882a593Smuzhiyun			status = "disabled";
262*4882a593Smuzhiyun		};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun		uart4: serial@d8370000 {
265*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
266*4882a593Smuzhiyun			reg = <0xd8370000 0x1040>;
267*4882a593Smuzhiyun			interrupts = <31>;
268*4882a593Smuzhiyun			clocks = <&clkuart4>;
269*4882a593Smuzhiyun			status = "disabled";
270*4882a593Smuzhiyun		};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun		uart5: serial@d8380000 {
273*4882a593Smuzhiyun			compatible = "via,vt8500-uart";
274*4882a593Smuzhiyun			reg = <0xd8380000 0x1040>;
275*4882a593Smuzhiyun			interrupts = <30>;
276*4882a593Smuzhiyun			clocks = <&clkuart5>;
277*4882a593Smuzhiyun			status = "disabled";
278*4882a593Smuzhiyun		};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun		rtc@d8100000 {
281*4882a593Smuzhiyun			compatible = "via,vt8500-rtc";
282*4882a593Smuzhiyun			reg = <0xd8100000 0x10000>;
283*4882a593Smuzhiyun			interrupts = <48>;
284*4882a593Smuzhiyun		};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun		sdhc@d800a000 {
287*4882a593Smuzhiyun			compatible = "wm,wm8505-sdhc";
288*4882a593Smuzhiyun			reg = <0xd800a000 0x400>;
289*4882a593Smuzhiyun			interrupts = <20>, <21>;
290*4882a593Smuzhiyun			clocks = <&clksdhc>;
291*4882a593Smuzhiyun			bus-width = <4>;
292*4882a593Smuzhiyun		};
293*4882a593Smuzhiyun	};
294*4882a593Smuzhiyun};
295