xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/vf610-zii-dev.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2015, 2016 Zodiac Inflight Innovations
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on an original 'vf610-twr.dts' which is Copyright 2015,
5*4882a593Smuzhiyun * Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
8*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
9*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
10*4882a593Smuzhiyun * whole.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
13*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License
14*4882a593Smuzhiyun *     version 2 as published by the Free Software Foundation.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include "vf610.dtsi"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun/ {
48*4882a593Smuzhiyun	chosen {
49*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	memory@80000000 {
53*4882a593Smuzhiyun		device_type = "memory";
54*4882a593Smuzhiyun		reg = <0x80000000 0x20000000>;
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	gpio-leds {
58*4882a593Smuzhiyun		compatible = "gpio-leds";
59*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_leds_debug>;
60*4882a593Smuzhiyun		pinctrl-names = "default";
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		debug {
63*4882a593Smuzhiyun			label = "zii:green:debug1";
64*4882a593Smuzhiyun			gpios = <&gpio2 10 GPIO_ACTIVE_HIGH>;
65*4882a593Smuzhiyun			linux,default-trigger = "heartbeat";
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	reg_vcc_3v3_mcu: regulator-vcc-3v3-mcu {
70*4882a593Smuzhiyun		compatible = "regulator-fixed";
71*4882a593Smuzhiyun		regulator-name = "vcc_3v3_mcu";
72*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
73*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
74*4882a593Smuzhiyun	};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun	usb0_vbus: regulator-usb0-vbus {
77*4882a593Smuzhiyun		compatible = "regulator-fixed";
78*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_usb_vbus>;
79*4882a593Smuzhiyun		regulator-name = "usb_vbus";
80*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
81*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
82*4882a593Smuzhiyun		enable-active-high;
83*4882a593Smuzhiyun		regulator-always-on;
84*4882a593Smuzhiyun		regulator-boot-on;
85*4882a593Smuzhiyun		gpio = <&gpio0 6 0>;
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	supply-voltage-monitor {
89*4882a593Smuzhiyun		compatible = "iio-hwmon";
90*4882a593Smuzhiyun		io-channels = <&adc0 8>, /* VCC_1V5 */
91*4882a593Smuzhiyun			      <&adc0 9>, /* VCC_1V8 */
92*4882a593Smuzhiyun			      <&adc1 8>, /* VCC_1V0 */
93*4882a593Smuzhiyun			      <&adc1 9>; /* VCC_1V2 */
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun&adc0 {
98*4882a593Smuzhiyun	pinctrl-names = "default";
99*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_adc0_ad5>;
100*4882a593Smuzhiyun	vref-supply = <&reg_vcc_3v3_mcu>;
101*4882a593Smuzhiyun	status = "okay";
102*4882a593Smuzhiyun};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun&edma0 {
105*4882a593Smuzhiyun	status = "okay";
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&edma1 {
109*4882a593Smuzhiyun	status = "okay";
110*4882a593Smuzhiyun};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun&esdhc1 {
113*4882a593Smuzhiyun	pinctrl-names = "default";
114*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_esdhc1>;
115*4882a593Smuzhiyun	bus-width = <4>;
116*4882a593Smuzhiyun	status = "okay";
117*4882a593Smuzhiyun};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun&fec0 {
120*4882a593Smuzhiyun	phy-mode = "rmii";
121*4882a593Smuzhiyun	pinctrl-names = "default";
122*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_fec0>;
123*4882a593Smuzhiyun	status = "okay";
124*4882a593Smuzhiyun};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun&fec1 {
127*4882a593Smuzhiyun	phy-mode = "rmii";
128*4882a593Smuzhiyun	pinctrl-names = "default";
129*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_fec1>;
130*4882a593Smuzhiyun	status = "okay";
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	fixed-link {
133*4882a593Smuzhiyun		   speed = <100>;
134*4882a593Smuzhiyun		   full-duplex;
135*4882a593Smuzhiyun	};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun	mdio1: mdio {
138*4882a593Smuzhiyun		#address-cells = <1>;
139*4882a593Smuzhiyun		#size-cells = <0>;
140*4882a593Smuzhiyun		clock-frequency = <12500000>;
141*4882a593Smuzhiyun		suppress-preamble;
142*4882a593Smuzhiyun		status = "okay";
143*4882a593Smuzhiyun	};
144*4882a593Smuzhiyun};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun&i2c0 {
147*4882a593Smuzhiyun	clock-frequency = <100000>;
148*4882a593Smuzhiyun	pinctrl-names = "default", "gpio";
149*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c0>;
150*4882a593Smuzhiyun	pinctrl-1 = <&pinctrl_i2c0_gpio>;
151*4882a593Smuzhiyun	scl-gpios = <&gpio1 4 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
152*4882a593Smuzhiyun	sda-gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>;
153*4882a593Smuzhiyun	status = "okay";
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun	lm75@48 {
156*4882a593Smuzhiyun		compatible = "national,lm75";
157*4882a593Smuzhiyun		reg = <0x48>;
158*4882a593Smuzhiyun	};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	eeprom@50 {
161*4882a593Smuzhiyun		compatible = "atmel,24c04";
162*4882a593Smuzhiyun		reg = <0x50>;
163*4882a593Smuzhiyun	};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun	eeprom@52 {
166*4882a593Smuzhiyun		compatible = "atmel,24c04";
167*4882a593Smuzhiyun		reg = <0x52>;
168*4882a593Smuzhiyun	};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun	ds1682@6b {
171*4882a593Smuzhiyun		compatible = "dallas,ds1682";
172*4882a593Smuzhiyun		reg = <0x6b>;
173*4882a593Smuzhiyun	};
174*4882a593Smuzhiyun};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun&i2c1 {
177*4882a593Smuzhiyun	clock-frequency = <100000>;
178*4882a593Smuzhiyun	pinctrl-names = "default";
179*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
180*4882a593Smuzhiyun	status = "okay";
181*4882a593Smuzhiyun};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun&i2c2 {
184*4882a593Smuzhiyun	clock-frequency = <100000>;
185*4882a593Smuzhiyun	pinctrl-names = "default";
186*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
187*4882a593Smuzhiyun	status = "okay";
188*4882a593Smuzhiyun};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun&qspi0 {
191*4882a593Smuzhiyun	pinctrl-names = "default";
192*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_qspi0>;
193*4882a593Smuzhiyun	status = "okay";
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun	/*
196*4882a593Smuzhiyun	 * Attached MT25QL02 can go up to 90Mhz in DTR and 166 in STR
197*4882a593Smuzhiyun	 * modes, so, spi-max-frequency is limited to 90MHz
198*4882a593Smuzhiyun	 */
199*4882a593Smuzhiyun	flash@0 {
200*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
201*4882a593Smuzhiyun		#address-cells = <1>;
202*4882a593Smuzhiyun		#size-cells = <1>;
203*4882a593Smuzhiyun		spi-max-frequency = <90000000>;
204*4882a593Smuzhiyun		spi-rx-bus-width = <4>;
205*4882a593Smuzhiyun		reg = <0>;
206*4882a593Smuzhiyun		m25p,fast-read;
207*4882a593Smuzhiyun	};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun	flash@2 {
210*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
211*4882a593Smuzhiyun		#address-cells = <1>;
212*4882a593Smuzhiyun		#size-cells = <1>;
213*4882a593Smuzhiyun		spi-max-frequency = <90000000>;
214*4882a593Smuzhiyun		spi-rx-bus-width = <4>;
215*4882a593Smuzhiyun		reg = <2>;
216*4882a593Smuzhiyun		m25p,fast-read;
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun&uart0 {
221*4882a593Smuzhiyun	pinctrl-names = "default";
222*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart0>;
223*4882a593Smuzhiyun	status = "okay";
224*4882a593Smuzhiyun};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun&uart1 {
227*4882a593Smuzhiyun	pinctrl-names = "default";
228*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
229*4882a593Smuzhiyun	status = "okay";
230*4882a593Smuzhiyun};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun&uart2 {
233*4882a593Smuzhiyun	pinctrl-names = "default";
234*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart2>;
235*4882a593Smuzhiyun	status = "okay";
236*4882a593Smuzhiyun};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun&usbdev0 {
239*4882a593Smuzhiyun	disable-over-current;
240*4882a593Smuzhiyun	vbus-supply = <&usb0_vbus>;
241*4882a593Smuzhiyun	dr_mode = "host";
242*4882a593Smuzhiyun	status = "okay";
243*4882a593Smuzhiyun};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun&usbh1 {
246*4882a593Smuzhiyun	disable-over-current;
247*4882a593Smuzhiyun	status = "okay";
248*4882a593Smuzhiyun};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun&usbmisc0 {
251*4882a593Smuzhiyun	status = "okay";
252*4882a593Smuzhiyun};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun&usbmisc1 {
255*4882a593Smuzhiyun	status = "okay";
256*4882a593Smuzhiyun};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun&usbphy0 {
259*4882a593Smuzhiyun	status = "okay";
260*4882a593Smuzhiyun};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun&usbphy1 {
263*4882a593Smuzhiyun	status = "okay";
264*4882a593Smuzhiyun};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun&tempsensor {
267*4882a593Smuzhiyun	io-channels = <&adc0 16>;
268*4882a593Smuzhiyun};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun&iomuxc {
271*4882a593Smuzhiyun	pinctrl_adc0_ad5: adc0ad5grp {
272*4882a593Smuzhiyun		fsl,pins = <
273*4882a593Smuzhiyun			VF610_PAD_PTC30__ADC0_SE5	0x00a1
274*4882a593Smuzhiyun		>;
275*4882a593Smuzhiyun	};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun	pinctrl_dspi0: dspi0grp {
278*4882a593Smuzhiyun		fsl,pins = <
279*4882a593Smuzhiyun			VF610_PAD_PTB18__DSPI0_CS1	0x1182
280*4882a593Smuzhiyun			VF610_PAD_PTB19__DSPI0_CS0	0x1182
281*4882a593Smuzhiyun			VF610_PAD_PTB20__DSPI0_SIN	0x1181
282*4882a593Smuzhiyun			VF610_PAD_PTB21__DSPI0_SOUT	0x1182
283*4882a593Smuzhiyun			VF610_PAD_PTB22__DSPI0_SCK	0x1182
284*4882a593Smuzhiyun		>;
285*4882a593Smuzhiyun	};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun	pinctrl_dspi2: dspi2grp {
288*4882a593Smuzhiyun		fsl,pins = <
289*4882a593Smuzhiyun			VF610_PAD_PTD31__DSPI2_CS1	0x1182
290*4882a593Smuzhiyun			VF610_PAD_PTD30__DSPI2_CS0	0x1182
291*4882a593Smuzhiyun			VF610_PAD_PTD29__DSPI2_SIN	0x1181
292*4882a593Smuzhiyun			VF610_PAD_PTD28__DSPI2_SOUT	0x1182
293*4882a593Smuzhiyun			VF610_PAD_PTD27__DSPI2_SCK	0x1182
294*4882a593Smuzhiyun		>;
295*4882a593Smuzhiyun	};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun	pinctrl_esdhc1: esdhc1grp {
298*4882a593Smuzhiyun		fsl,pins = <
299*4882a593Smuzhiyun			VF610_PAD_PTA24__ESDHC1_CLK	0x31ef
300*4882a593Smuzhiyun			VF610_PAD_PTA25__ESDHC1_CMD	0x31ef
301*4882a593Smuzhiyun			VF610_PAD_PTA26__ESDHC1_DAT0	0x31ef
302*4882a593Smuzhiyun			VF610_PAD_PTA27__ESDHC1_DAT1	0x31ef
303*4882a593Smuzhiyun			VF610_PAD_PTA28__ESDHC1_DATA2	0x31ef
304*4882a593Smuzhiyun			VF610_PAD_PTA29__ESDHC1_DAT3	0x31ef
305*4882a593Smuzhiyun			VF610_PAD_PTA7__GPIO_134	0x219d
306*4882a593Smuzhiyun		>;
307*4882a593Smuzhiyun	};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun	pinctrl_fec0: fec0grp {
310*4882a593Smuzhiyun		fsl,pins = <
311*4882a593Smuzhiyun			VF610_PAD_PTC0__ENET_RMII0_MDC	0x30d2
312*4882a593Smuzhiyun			VF610_PAD_PTC1__ENET_RMII0_MDIO	0x30d3
313*4882a593Smuzhiyun			VF610_PAD_PTC2__ENET_RMII0_CRS	0x30d1
314*4882a593Smuzhiyun			VF610_PAD_PTC3__ENET_RMII0_RXD1	0x30d1
315*4882a593Smuzhiyun			VF610_PAD_PTC4__ENET_RMII0_RXD0	0x30d1
316*4882a593Smuzhiyun			VF610_PAD_PTC5__ENET_RMII0_RXER	0x30d1
317*4882a593Smuzhiyun			VF610_PAD_PTC6__ENET_RMII0_TXD1	0x30d2
318*4882a593Smuzhiyun			VF610_PAD_PTC7__ENET_RMII0_TXD0	0x30d2
319*4882a593Smuzhiyun			VF610_PAD_PTC8__ENET_RMII0_TXEN	0x30d2
320*4882a593Smuzhiyun		>;
321*4882a593Smuzhiyun	};
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun	pinctrl_fec1: fec1grp {
324*4882a593Smuzhiyun		fsl,pins = <
325*4882a593Smuzhiyun			VF610_PAD_PTA6__RMII_CLKIN		0x30d1
326*4882a593Smuzhiyun			VF610_PAD_PTC9__ENET_RMII1_MDC		0x30d2
327*4882a593Smuzhiyun			VF610_PAD_PTC10__ENET_RMII1_MDIO	0x30d3
328*4882a593Smuzhiyun			VF610_PAD_PTC11__ENET_RMII1_CRS		0x30d1
329*4882a593Smuzhiyun			VF610_PAD_PTC12__ENET_RMII1_RXD1	0x30d1
330*4882a593Smuzhiyun			VF610_PAD_PTC13__ENET_RMII1_RXD0	0x30d1
331*4882a593Smuzhiyun			VF610_PAD_PTC14__ENET_RMII1_RXER	0x30d1
332*4882a593Smuzhiyun			VF610_PAD_PTC15__ENET_RMII1_TXD1	0x30d2
333*4882a593Smuzhiyun			VF610_PAD_PTC16__ENET_RMII1_TXD0	0x30d2
334*4882a593Smuzhiyun			VF610_PAD_PTC17__ENET_RMII1_TXEN	0x30d2
335*4882a593Smuzhiyun		>;
336*4882a593Smuzhiyun	};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun	pinctrl_gpio_spi0: pinctrl-gpio-spi0 {
339*4882a593Smuzhiyun		fsl,pins = <
340*4882a593Smuzhiyun			VF610_PAD_PTB22__GPIO_44	0x33e2
341*4882a593Smuzhiyun			VF610_PAD_PTB21__GPIO_43	0x33e2
342*4882a593Smuzhiyun			VF610_PAD_PTB20__GPIO_42	0x33e1
343*4882a593Smuzhiyun			VF610_PAD_PTB19__GPIO_41	0x33e2
344*4882a593Smuzhiyun			VF610_PAD_PTB18__GPIO_40	0x33e2
345*4882a593Smuzhiyun		>;
346*4882a593Smuzhiyun	};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun	pinctrl_gpio_switch0: pinctrl-gpio-switch0 {
349*4882a593Smuzhiyun		fsl,pins = <
350*4882a593Smuzhiyun			VF610_PAD_PTB5__GPIO_27		0x219d
351*4882a593Smuzhiyun		>;
352*4882a593Smuzhiyun	};
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun	pinctrl_gpio_switch1: pinctrl-gpio-switch1 {
355*4882a593Smuzhiyun		fsl,pins = <
356*4882a593Smuzhiyun			VF610_PAD_PTB4__GPIO_26		0x219d
357*4882a593Smuzhiyun		>;
358*4882a593Smuzhiyun	};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun	pinctrl_i2c_mux_reset: pinctrl-i2c-mux-reset {
361*4882a593Smuzhiyun		fsl,pins = <
362*4882a593Smuzhiyun			 VF610_PAD_PTE14__GPIO_119	0x31c2
363*4882a593Smuzhiyun			 >;
364*4882a593Smuzhiyun	};
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun	pinctrl_i2c0: i2c0grp {
367*4882a593Smuzhiyun		fsl,pins = <
368*4882a593Smuzhiyun			VF610_PAD_PTB14__I2C0_SCL	0x37ff
369*4882a593Smuzhiyun			VF610_PAD_PTB15__I2C0_SDA	0x37ff
370*4882a593Smuzhiyun		>;
371*4882a593Smuzhiyun	};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun	pinctrl_i2c0_gpio: i2c0grp-gpio {
374*4882a593Smuzhiyun		fsl,pins = <
375*4882a593Smuzhiyun			VF610_PAD_PTB14__GPIO_36	0x31c2
376*4882a593Smuzhiyun			VF610_PAD_PTB15__GPIO_37	0x31c2
377*4882a593Smuzhiyun		>;
378*4882a593Smuzhiyun	};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
382*4882a593Smuzhiyun		fsl,pins = <
383*4882a593Smuzhiyun			VF610_PAD_PTB16__I2C1_SCL	0x37ff
384*4882a593Smuzhiyun			VF610_PAD_PTB17__I2C1_SDA	0x37ff
385*4882a593Smuzhiyun		>;
386*4882a593Smuzhiyun	};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
389*4882a593Smuzhiyun		fsl,pins = <
390*4882a593Smuzhiyun			VF610_PAD_PTA22__I2C2_SCL	0x37ff
391*4882a593Smuzhiyun			VF610_PAD_PTA23__I2C2_SDA	0x37ff
392*4882a593Smuzhiyun		>;
393*4882a593Smuzhiyun	};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun	pinctrl_leds_debug: pinctrl-leds-debug {
396*4882a593Smuzhiyun		fsl,pins = <
397*4882a593Smuzhiyun			 VF610_PAD_PTD20__GPIO_74	0x31c2
398*4882a593Smuzhiyun			 >;
399*4882a593Smuzhiyun	};
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun	pinctrl_qspi0: qspi0grp {
402*4882a593Smuzhiyun		fsl,pins = <
403*4882a593Smuzhiyun			VF610_PAD_PTD0__QSPI0_A_QSCK	0x38c2
404*4882a593Smuzhiyun			VF610_PAD_PTD1__QSPI0_A_CS0	0x38c2
405*4882a593Smuzhiyun			VF610_PAD_PTD2__QSPI0_A_DATA3	0x38c3
406*4882a593Smuzhiyun			VF610_PAD_PTD3__QSPI0_A_DATA2	0x38c3
407*4882a593Smuzhiyun			VF610_PAD_PTD4__QSPI0_A_DATA1	0x38c3
408*4882a593Smuzhiyun			VF610_PAD_PTD5__QSPI0_A_DATA0	0x38c3
409*4882a593Smuzhiyun			VF610_PAD_PTD7__QSPI0_B_QSCK	0x38c2
410*4882a593Smuzhiyun			VF610_PAD_PTD8__QSPI0_B_CS0	0x38c2
411*4882a593Smuzhiyun			VF610_PAD_PTD9__QSPI0_B_DATA3	0x38c3
412*4882a593Smuzhiyun			VF610_PAD_PTD10__QSPI0_B_DATA2	0x38c3
413*4882a593Smuzhiyun			VF610_PAD_PTD11__QSPI0_B_DATA1	0x38c3
414*4882a593Smuzhiyun			VF610_PAD_PTD12__QSPI0_B_DATA0	0x38c3
415*4882a593Smuzhiyun		>;
416*4882a593Smuzhiyun	};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun	pinctrl_uart0: uart0grp {
419*4882a593Smuzhiyun		fsl,pins = <
420*4882a593Smuzhiyun			VF610_PAD_PTB10__UART0_TX	0x21a2
421*4882a593Smuzhiyun			VF610_PAD_PTB11__UART0_RX	0x21a1
422*4882a593Smuzhiyun		>;
423*4882a593Smuzhiyun	};
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
426*4882a593Smuzhiyun		fsl,pins = <
427*4882a593Smuzhiyun			VF610_PAD_PTB23__UART1_TX	0x21a2
428*4882a593Smuzhiyun			VF610_PAD_PTB24__UART1_RX	0x21a1
429*4882a593Smuzhiyun		>;
430*4882a593Smuzhiyun	};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun	pinctrl_uart2: uart2grp {
433*4882a593Smuzhiyun		fsl,pins = <
434*4882a593Smuzhiyun			VF610_PAD_PTD23__UART2_TX	0x21a2
435*4882a593Smuzhiyun			VF610_PAD_PTD22__UART2_RX	0x21a1
436*4882a593Smuzhiyun		>;
437*4882a593Smuzhiyun	};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun	pinctrl_usb_vbus: pinctrl-usb-vbus {
440*4882a593Smuzhiyun		fsl,pins = <
441*4882a593Smuzhiyun			VF610_PAD_PTA16__GPIO_6	0x31c2
442*4882a593Smuzhiyun		>;
443*4882a593Smuzhiyun	};
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun	pinctrl_usb0_host: usb0-host-grp {
446*4882a593Smuzhiyun		fsl,pins = <
447*4882a593Smuzhiyun			VF610_PAD_PTD6__GPIO_85		0x0062
448*4882a593Smuzhiyun		>;
449*4882a593Smuzhiyun	};
450*4882a593Smuzhiyun};
451