1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * ARM Ltd. Versatile Express 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * CoreTile Express A15x2 (version with Test Chip 1) 6*4882a593Smuzhiyun * Cortex-A15 MPCore (V2P-CA15) 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * HBI-0237A 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun#include "vexpress-v2m-rs1.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "V2P-CA15"; 16*4882a593Smuzhiyun arm,hbi = <0x237>; 17*4882a593Smuzhiyun arm,vexpress,site = <0xf>; 18*4882a593Smuzhiyun compatible = "arm,vexpress,v2p-ca15,tc1", "arm,vexpress,v2p-ca15", "arm,vexpress"; 19*4882a593Smuzhiyun interrupt-parent = <&gic>; 20*4882a593Smuzhiyun #address-cells = <2>; 21*4882a593Smuzhiyun #size-cells = <2>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun chosen { }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun aliases { 26*4882a593Smuzhiyun serial0 = &v2m_serial0; 27*4882a593Smuzhiyun serial1 = &v2m_serial1; 28*4882a593Smuzhiyun serial2 = &v2m_serial2; 29*4882a593Smuzhiyun serial3 = &v2m_serial3; 30*4882a593Smuzhiyun i2c0 = &v2m_i2c_dvi; 31*4882a593Smuzhiyun i2c1 = &v2m_i2c_pcie; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun cpus { 35*4882a593Smuzhiyun #address-cells = <1>; 36*4882a593Smuzhiyun #size-cells = <0>; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun cpu@0 { 39*4882a593Smuzhiyun device_type = "cpu"; 40*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 41*4882a593Smuzhiyun reg = <0>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun cpu@1 { 45*4882a593Smuzhiyun device_type = "cpu"; 46*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 47*4882a593Smuzhiyun reg = <1>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun memory@80000000 { 52*4882a593Smuzhiyun device_type = "memory"; 53*4882a593Smuzhiyun reg = <0 0x80000000 0 0x40000000>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun reserved-memory { 57*4882a593Smuzhiyun #address-cells = <2>; 58*4882a593Smuzhiyun #size-cells = <2>; 59*4882a593Smuzhiyun ranges; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* Chipselect 2 is physically at 0x18000000 */ 62*4882a593Smuzhiyun vram: vram@18000000 { 63*4882a593Smuzhiyun /* 8 MB of designated video RAM */ 64*4882a593Smuzhiyun compatible = "shared-dma-pool"; 65*4882a593Smuzhiyun reg = <0 0x18000000 0 0x00800000>; 66*4882a593Smuzhiyun no-map; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun hdlcd@2b000000 { 71*4882a593Smuzhiyun compatible = "arm,hdlcd"; 72*4882a593Smuzhiyun reg = <0 0x2b000000 0 0x1000>; 73*4882a593Smuzhiyun interrupts = <0 85 4>; 74*4882a593Smuzhiyun clocks = <&hdlcd_clk>; 75*4882a593Smuzhiyun clock-names = "pxlclk"; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun memory-controller@2b0a0000 { 79*4882a593Smuzhiyun compatible = "arm,pl341", "arm,primecell"; 80*4882a593Smuzhiyun reg = <0 0x2b0a0000 0 0x1000>; 81*4882a593Smuzhiyun clocks = <&sys_pll>; 82*4882a593Smuzhiyun clock-names = "apb_pclk"; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun wdt@2b060000 { 86*4882a593Smuzhiyun compatible = "arm,sp805", "arm,primecell"; 87*4882a593Smuzhiyun status = "disabled"; 88*4882a593Smuzhiyun reg = <0 0x2b060000 0 0x1000>; 89*4882a593Smuzhiyun interrupts = <0 98 4>; 90*4882a593Smuzhiyun clocks = <&sys_pll>, <&sys_pll>; 91*4882a593Smuzhiyun clock-names = "wdog_clk", "apb_pclk"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun gic: interrupt-controller@2c001000 { 95*4882a593Smuzhiyun compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic"; 96*4882a593Smuzhiyun #interrupt-cells = <3>; 97*4882a593Smuzhiyun #address-cells = <0>; 98*4882a593Smuzhiyun interrupt-controller; 99*4882a593Smuzhiyun reg = <0 0x2c001000 0 0x1000>, 100*4882a593Smuzhiyun <0 0x2c002000 0 0x2000>, 101*4882a593Smuzhiyun <0 0x2c004000 0 0x2000>, 102*4882a593Smuzhiyun <0 0x2c006000 0 0x2000>; 103*4882a593Smuzhiyun interrupts = <1 9 0xf04>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun memory-controller@7ffd0000 { 107*4882a593Smuzhiyun compatible = "arm,pl354", "arm,primecell"; 108*4882a593Smuzhiyun reg = <0 0x7ffd0000 0 0x1000>; 109*4882a593Smuzhiyun interrupts = <0 86 4>, 110*4882a593Smuzhiyun <0 87 4>; 111*4882a593Smuzhiyun clocks = <&sys_pll>; 112*4882a593Smuzhiyun clock-names = "apb_pclk"; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun dma@7ffb0000 { 116*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 117*4882a593Smuzhiyun reg = <0 0x7ffb0000 0 0x1000>; 118*4882a593Smuzhiyun interrupts = <0 92 4>, 119*4882a593Smuzhiyun <0 88 4>, 120*4882a593Smuzhiyun <0 89 4>, 121*4882a593Smuzhiyun <0 90 4>, 122*4882a593Smuzhiyun <0 91 4>; 123*4882a593Smuzhiyun clocks = <&sys_pll>; 124*4882a593Smuzhiyun clock-names = "apb_pclk"; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun timer { 128*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 129*4882a593Smuzhiyun interrupts = <1 13 0xf08>, 130*4882a593Smuzhiyun <1 14 0xf08>, 131*4882a593Smuzhiyun <1 11 0xf08>, 132*4882a593Smuzhiyun <1 10 0xf08>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun pmu { 136*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 137*4882a593Smuzhiyun interrupts = <0 68 4>, 138*4882a593Smuzhiyun <0 69 4>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun dcc { 142*4882a593Smuzhiyun compatible = "arm,vexpress,config-bus"; 143*4882a593Smuzhiyun arm,vexpress,config-bridge = <&v2m_sysreg>; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun oscclk0 { 146*4882a593Smuzhiyun /* CPU PLL reference clock */ 147*4882a593Smuzhiyun compatible = "arm,vexpress-osc"; 148*4882a593Smuzhiyun arm,vexpress-sysreg,func = <1 0>; 149*4882a593Smuzhiyun freq-range = <50000000 60000000>; 150*4882a593Smuzhiyun #clock-cells = <0>; 151*4882a593Smuzhiyun clock-output-names = "oscclk0"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun oscclk4 { 155*4882a593Smuzhiyun /* Multiplexed AXI master clock */ 156*4882a593Smuzhiyun compatible = "arm,vexpress-osc"; 157*4882a593Smuzhiyun arm,vexpress-sysreg,func = <1 4>; 158*4882a593Smuzhiyun freq-range = <20000000 40000000>; 159*4882a593Smuzhiyun #clock-cells = <0>; 160*4882a593Smuzhiyun clock-output-names = "oscclk4"; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun hdlcd_clk: oscclk5 { 164*4882a593Smuzhiyun /* HDLCD PLL reference clock */ 165*4882a593Smuzhiyun compatible = "arm,vexpress-osc"; 166*4882a593Smuzhiyun arm,vexpress-sysreg,func = <1 5>; 167*4882a593Smuzhiyun freq-range = <23750000 165000000>; 168*4882a593Smuzhiyun #clock-cells = <0>; 169*4882a593Smuzhiyun clock-output-names = "oscclk5"; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun smbclk: oscclk6 { 173*4882a593Smuzhiyun /* SMB clock */ 174*4882a593Smuzhiyun compatible = "arm,vexpress-osc"; 175*4882a593Smuzhiyun arm,vexpress-sysreg,func = <1 6>; 176*4882a593Smuzhiyun freq-range = <20000000 50000000>; 177*4882a593Smuzhiyun #clock-cells = <0>; 178*4882a593Smuzhiyun clock-output-names = "oscclk6"; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun sys_pll: oscclk7 { 182*4882a593Smuzhiyun /* SYS PLL reference clock */ 183*4882a593Smuzhiyun compatible = "arm,vexpress-osc"; 184*4882a593Smuzhiyun arm,vexpress-sysreg,func = <1 7>; 185*4882a593Smuzhiyun freq-range = <20000000 60000000>; 186*4882a593Smuzhiyun #clock-cells = <0>; 187*4882a593Smuzhiyun clock-output-names = "oscclk7"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun oscclk8 { 191*4882a593Smuzhiyun /* DDR2 PLL reference clock */ 192*4882a593Smuzhiyun compatible = "arm,vexpress-osc"; 193*4882a593Smuzhiyun arm,vexpress-sysreg,func = <1 8>; 194*4882a593Smuzhiyun freq-range = <40000000 40000000>; 195*4882a593Smuzhiyun #clock-cells = <0>; 196*4882a593Smuzhiyun clock-output-names = "oscclk8"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun volt-cores { 200*4882a593Smuzhiyun /* CPU core voltage */ 201*4882a593Smuzhiyun compatible = "arm,vexpress-volt"; 202*4882a593Smuzhiyun arm,vexpress-sysreg,func = <2 0>; 203*4882a593Smuzhiyun regulator-name = "Cores"; 204*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 205*4882a593Smuzhiyun regulator-max-microvolt = <1050000>; 206*4882a593Smuzhiyun regulator-always-on; 207*4882a593Smuzhiyun label = "Cores"; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun amp-cores { 211*4882a593Smuzhiyun /* Total current for the two cores */ 212*4882a593Smuzhiyun compatible = "arm,vexpress-amp"; 213*4882a593Smuzhiyun arm,vexpress-sysreg,func = <3 0>; 214*4882a593Smuzhiyun label = "Cores"; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun temp-dcc { 218*4882a593Smuzhiyun /* DCC internal temperature */ 219*4882a593Smuzhiyun compatible = "arm,vexpress-temp"; 220*4882a593Smuzhiyun arm,vexpress-sysreg,func = <4 0>; 221*4882a593Smuzhiyun label = "DCC"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun power-cores { 225*4882a593Smuzhiyun /* Total power */ 226*4882a593Smuzhiyun compatible = "arm,vexpress-power"; 227*4882a593Smuzhiyun arm,vexpress-sysreg,func = <12 0>; 228*4882a593Smuzhiyun label = "Cores"; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun energy { 232*4882a593Smuzhiyun /* Total energy */ 233*4882a593Smuzhiyun compatible = "arm,vexpress-energy"; 234*4882a593Smuzhiyun arm,vexpress-sysreg,func = <13 0>; 235*4882a593Smuzhiyun label = "Cores"; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun bus@8000000 { 240*4882a593Smuzhiyun compatible = "simple-bus"; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun #address-cells = <2>; 243*4882a593Smuzhiyun #size-cells = <1>; 244*4882a593Smuzhiyun ranges = <0 0 0 0x08000000 0x04000000>, 245*4882a593Smuzhiyun <1 0 0 0x14000000 0x04000000>, 246*4882a593Smuzhiyun <2 0 0 0x18000000 0x04000000>, 247*4882a593Smuzhiyun <3 0 0 0x1c000000 0x04000000>, 248*4882a593Smuzhiyun <4 0 0 0x0c000000 0x04000000>, 249*4882a593Smuzhiyun <5 0 0 0x10000000 0x04000000>; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #interrupt-cells = <1>; 252*4882a593Smuzhiyun interrupt-map-mask = <0 0 63>; 253*4882a593Smuzhiyun interrupt-map = <0 0 0 &gic 0 0 4>, 254*4882a593Smuzhiyun <0 0 1 &gic 0 1 4>, 255*4882a593Smuzhiyun <0 0 2 &gic 0 2 4>, 256*4882a593Smuzhiyun <0 0 3 &gic 0 3 4>, 257*4882a593Smuzhiyun <0 0 4 &gic 0 4 4>, 258*4882a593Smuzhiyun <0 0 5 &gic 0 5 4>, 259*4882a593Smuzhiyun <0 0 6 &gic 0 6 4>, 260*4882a593Smuzhiyun <0 0 7 &gic 0 7 4>, 261*4882a593Smuzhiyun <0 0 8 &gic 0 8 4>, 262*4882a593Smuzhiyun <0 0 9 &gic 0 9 4>, 263*4882a593Smuzhiyun <0 0 10 &gic 0 10 4>, 264*4882a593Smuzhiyun <0 0 11 &gic 0 11 4>, 265*4882a593Smuzhiyun <0 0 12 &gic 0 12 4>, 266*4882a593Smuzhiyun <0 0 13 &gic 0 13 4>, 267*4882a593Smuzhiyun <0 0 14 &gic 0 14 4>, 268*4882a593Smuzhiyun <0 0 15 &gic 0 15 4>, 269*4882a593Smuzhiyun <0 0 16 &gic 0 16 4>, 270*4882a593Smuzhiyun <0 0 17 &gic 0 17 4>, 271*4882a593Smuzhiyun <0 0 18 &gic 0 18 4>, 272*4882a593Smuzhiyun <0 0 19 &gic 0 19 4>, 273*4882a593Smuzhiyun <0 0 20 &gic 0 20 4>, 274*4882a593Smuzhiyun <0 0 21 &gic 0 21 4>, 275*4882a593Smuzhiyun <0 0 22 &gic 0 22 4>, 276*4882a593Smuzhiyun <0 0 23 &gic 0 23 4>, 277*4882a593Smuzhiyun <0 0 24 &gic 0 24 4>, 278*4882a593Smuzhiyun <0 0 25 &gic 0 25 4>, 279*4882a593Smuzhiyun <0 0 26 &gic 0 26 4>, 280*4882a593Smuzhiyun <0 0 27 &gic 0 27 4>, 281*4882a593Smuzhiyun <0 0 28 &gic 0 28 4>, 282*4882a593Smuzhiyun <0 0 29 &gic 0 29 4>, 283*4882a593Smuzhiyun <0 0 30 &gic 0 30 4>, 284*4882a593Smuzhiyun <0 0 31 &gic 0 31 4>, 285*4882a593Smuzhiyun <0 0 32 &gic 0 32 4>, 286*4882a593Smuzhiyun <0 0 33 &gic 0 33 4>, 287*4882a593Smuzhiyun <0 0 34 &gic 0 34 4>, 288*4882a593Smuzhiyun <0 0 35 &gic 0 35 4>, 289*4882a593Smuzhiyun <0 0 36 &gic 0 36 4>, 290*4882a593Smuzhiyun <0 0 37 &gic 0 37 4>, 291*4882a593Smuzhiyun <0 0 38 &gic 0 38 4>, 292*4882a593Smuzhiyun <0 0 39 &gic 0 39 4>, 293*4882a593Smuzhiyun <0 0 40 &gic 0 40 4>, 294*4882a593Smuzhiyun <0 0 41 &gic 0 41 4>, 295*4882a593Smuzhiyun <0 0 42 &gic 0 42 4>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun site2: hsb@40000000 { 299*4882a593Smuzhiyun compatible = "simple-bus"; 300*4882a593Smuzhiyun #address-cells = <1>; 301*4882a593Smuzhiyun #size-cells = <1>; 302*4882a593Smuzhiyun ranges = <0 0 0x40000000 0x3fef0000>; 303*4882a593Smuzhiyun #interrupt-cells = <1>; 304*4882a593Smuzhiyun interrupt-map-mask = <0 3>; 305*4882a593Smuzhiyun interrupt-map = <0 0 &gic 0 36 4>, 306*4882a593Smuzhiyun <0 1 &gic 0 37 4>, 307*4882a593Smuzhiyun <0 2 &gic 0 38 4>, 308*4882a593Smuzhiyun <0 3 &gic 0 39 4>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun}; 311