1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ OR MIT 2*4882a593Smuzhiyun// 3*4882a593Smuzhiyun// Device Tree Source for UniPhier sLD8 SoC 4*4882a593Smuzhiyun// 5*4882a593Smuzhiyun// Copyright (C) 2015-2016 Socionext Inc. 6*4882a593Smuzhiyun// Author: Masahiro Yamada <yamada.masahiro@socionext.com> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/gpio/uniphier-gpio.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8"; 12*4882a593Smuzhiyun #address-cells = <1>; 13*4882a593Smuzhiyun #size-cells = <1>; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun cpus { 16*4882a593Smuzhiyun #address-cells = <1>; 17*4882a593Smuzhiyun #size-cells = <0>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun cpu@0 { 20*4882a593Smuzhiyun device_type = "cpu"; 21*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 22*4882a593Smuzhiyun reg = <0>; 23*4882a593Smuzhiyun enable-method = "psci"; 24*4882a593Smuzhiyun next-level-cache = <&l2>; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun psci { 29*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 30*4882a593Smuzhiyun method = "smc"; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun clocks { 34*4882a593Smuzhiyun refclk: ref { 35*4882a593Smuzhiyun compatible = "fixed-clock"; 36*4882a593Smuzhiyun #clock-cells = <0>; 37*4882a593Smuzhiyun clock-frequency = <25000000>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun arm_timer_clk: arm-timer { 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun compatible = "fixed-clock"; 43*4882a593Smuzhiyun clock-frequency = <50000000>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun soc { 48*4882a593Smuzhiyun compatible = "simple-bus"; 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #size-cells = <1>; 51*4882a593Smuzhiyun ranges; 52*4882a593Smuzhiyun interrupt-parent = <&intc>; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun l2: cache-controller@500c0000 { 55*4882a593Smuzhiyun compatible = "socionext,uniphier-system-cache"; 56*4882a593Smuzhiyun reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 57*4882a593Smuzhiyun <0x506c0000 0x400>; 58*4882a593Smuzhiyun interrupts = <0 174 4>, <0 175 4>; 59*4882a593Smuzhiyun cache-unified; 60*4882a593Smuzhiyun cache-size = <(256 * 1024)>; 61*4882a593Smuzhiyun cache-sets = <256>; 62*4882a593Smuzhiyun cache-line-size = <128>; 63*4882a593Smuzhiyun cache-level = <2>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun spi: spi@54006000 { 67*4882a593Smuzhiyun compatible = "socionext,uniphier-scssi"; 68*4882a593Smuzhiyun status = "disabled"; 69*4882a593Smuzhiyun reg = <0x54006000 0x100>; 70*4882a593Smuzhiyun #address-cells = <1>; 71*4882a593Smuzhiyun #size-cells = <0>; 72*4882a593Smuzhiyun interrupts = <0 39 4>; 73*4882a593Smuzhiyun pinctrl-names = "default"; 74*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 75*4882a593Smuzhiyun clocks = <&peri_clk 11>; 76*4882a593Smuzhiyun resets = <&peri_rst 11>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun serial0: serial@54006800 { 80*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 81*4882a593Smuzhiyun status = "disabled"; 82*4882a593Smuzhiyun reg = <0x54006800 0x40>; 83*4882a593Smuzhiyun interrupts = <0 33 4>; 84*4882a593Smuzhiyun pinctrl-names = "default"; 85*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart0>; 86*4882a593Smuzhiyun clocks = <&peri_clk 0>; 87*4882a593Smuzhiyun resets = <&peri_rst 0>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun serial1: serial@54006900 { 91*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 92*4882a593Smuzhiyun status = "disabled"; 93*4882a593Smuzhiyun reg = <0x54006900 0x40>; 94*4882a593Smuzhiyun interrupts = <0 35 4>; 95*4882a593Smuzhiyun pinctrl-names = "default"; 96*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 97*4882a593Smuzhiyun clocks = <&peri_clk 1>; 98*4882a593Smuzhiyun resets = <&peri_rst 1>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun serial2: serial@54006a00 { 102*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 103*4882a593Smuzhiyun status = "disabled"; 104*4882a593Smuzhiyun reg = <0x54006a00 0x40>; 105*4882a593Smuzhiyun interrupts = <0 37 4>; 106*4882a593Smuzhiyun pinctrl-names = "default"; 107*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 108*4882a593Smuzhiyun clocks = <&peri_clk 2>; 109*4882a593Smuzhiyun resets = <&peri_rst 2>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun serial3: serial@54006b00 { 113*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 114*4882a593Smuzhiyun status = "disabled"; 115*4882a593Smuzhiyun reg = <0x54006b00 0x40>; 116*4882a593Smuzhiyun interrupts = <0 29 4>; 117*4882a593Smuzhiyun pinctrl-names = "default"; 118*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 119*4882a593Smuzhiyun clocks = <&peri_clk 3>; 120*4882a593Smuzhiyun resets = <&peri_rst 3>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun gpio: gpio@55000000 { 124*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 125*4882a593Smuzhiyun reg = <0x55000000 0x200>; 126*4882a593Smuzhiyun interrupt-parent = <&aidet>; 127*4882a593Smuzhiyun interrupt-controller; 128*4882a593Smuzhiyun #interrupt-cells = <2>; 129*4882a593Smuzhiyun gpio-controller; 130*4882a593Smuzhiyun #gpio-cells = <2>; 131*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 0>, 132*4882a593Smuzhiyun <&pinctrl 104 0 0>, 133*4882a593Smuzhiyun <&pinctrl 112 0 0>; 134*4882a593Smuzhiyun gpio-ranges-group-names = "gpio_range0", 135*4882a593Smuzhiyun "gpio_range1", 136*4882a593Smuzhiyun "gpio_range2"; 137*4882a593Smuzhiyun ngpios = <136>; 138*4882a593Smuzhiyun socionext,interrupt-ranges = <0 48 13>, <14 62 2>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun i2c0: i2c@58400000 { 142*4882a593Smuzhiyun compatible = "socionext,uniphier-i2c"; 143*4882a593Smuzhiyun status = "disabled"; 144*4882a593Smuzhiyun reg = <0x58400000 0x40>; 145*4882a593Smuzhiyun #address-cells = <1>; 146*4882a593Smuzhiyun #size-cells = <0>; 147*4882a593Smuzhiyun interrupts = <0 41 1>; 148*4882a593Smuzhiyun pinctrl-names = "default"; 149*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 150*4882a593Smuzhiyun clocks = <&peri_clk 4>; 151*4882a593Smuzhiyun resets = <&peri_rst 4>; 152*4882a593Smuzhiyun clock-frequency = <100000>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun i2c1: i2c@58480000 { 156*4882a593Smuzhiyun compatible = "socionext,uniphier-i2c"; 157*4882a593Smuzhiyun status = "disabled"; 158*4882a593Smuzhiyun reg = <0x58480000 0x40>; 159*4882a593Smuzhiyun #address-cells = <1>; 160*4882a593Smuzhiyun #size-cells = <0>; 161*4882a593Smuzhiyun interrupts = <0 42 1>; 162*4882a593Smuzhiyun pinctrl-names = "default"; 163*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 164*4882a593Smuzhiyun clocks = <&peri_clk 5>; 165*4882a593Smuzhiyun resets = <&peri_rst 5>; 166*4882a593Smuzhiyun clock-frequency = <100000>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* chip-internal connection for DMD */ 170*4882a593Smuzhiyun i2c2: i2c@58500000 { 171*4882a593Smuzhiyun compatible = "socionext,uniphier-i2c"; 172*4882a593Smuzhiyun reg = <0x58500000 0x40>; 173*4882a593Smuzhiyun #address-cells = <1>; 174*4882a593Smuzhiyun #size-cells = <0>; 175*4882a593Smuzhiyun interrupts = <0 43 1>; 176*4882a593Smuzhiyun pinctrl-names = "default"; 177*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 178*4882a593Smuzhiyun clocks = <&peri_clk 6>; 179*4882a593Smuzhiyun resets = <&peri_rst 6>; 180*4882a593Smuzhiyun clock-frequency = <400000>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun i2c3: i2c@58580000 { 184*4882a593Smuzhiyun compatible = "socionext,uniphier-i2c"; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun reg = <0x58580000 0x40>; 187*4882a593Smuzhiyun #address-cells = <1>; 188*4882a593Smuzhiyun #size-cells = <0>; 189*4882a593Smuzhiyun interrupts = <0 44 1>; 190*4882a593Smuzhiyun pinctrl-names = "default"; 191*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 192*4882a593Smuzhiyun clocks = <&peri_clk 7>; 193*4882a593Smuzhiyun resets = <&peri_rst 7>; 194*4882a593Smuzhiyun clock-frequency = <100000>; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun system_bus: system-bus@58c00000 { 198*4882a593Smuzhiyun compatible = "socionext,uniphier-system-bus"; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun reg = <0x58c00000 0x400>; 201*4882a593Smuzhiyun #address-cells = <2>; 202*4882a593Smuzhiyun #size-cells = <1>; 203*4882a593Smuzhiyun pinctrl-names = "default"; 204*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_system_bus>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun smpctrl@59801000 { 208*4882a593Smuzhiyun compatible = "socionext,uniphier-smpctrl"; 209*4882a593Smuzhiyun reg = <0x59801000 0x400>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun mioctrl@59810000 { 213*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-mioctrl", 214*4882a593Smuzhiyun "simple-mfd", "syscon"; 215*4882a593Smuzhiyun reg = <0x59810000 0x800>; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun mio_clk: clock { 218*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-mio-clock"; 219*4882a593Smuzhiyun #clock-cells = <1>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun mio_rst: reset { 223*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-mio-reset"; 224*4882a593Smuzhiyun #reset-cells = <1>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun perictrl@59820000 { 229*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-perictrl", 230*4882a593Smuzhiyun "simple-mfd", "syscon"; 231*4882a593Smuzhiyun reg = <0x59820000 0x200>; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun peri_clk: clock { 234*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-peri-clock"; 235*4882a593Smuzhiyun #clock-cells = <1>; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun peri_rst: reset { 239*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-peri-reset"; 240*4882a593Smuzhiyun #reset-cells = <1>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun dmac: dma-controller@5a000000 { 245*4882a593Smuzhiyun compatible = "socionext,uniphier-mio-dmac"; 246*4882a593Smuzhiyun reg = <0x5a000000 0x1000>; 247*4882a593Smuzhiyun interrupts = <0 68 4>, <0 68 4>, <0 69 4>, <0 70 4>, 248*4882a593Smuzhiyun <0 71 4>, <0 72 4>, <0 73 4>; 249*4882a593Smuzhiyun clocks = <&mio_clk 7>; 250*4882a593Smuzhiyun resets = <&mio_rst 7>; 251*4882a593Smuzhiyun #dma-cells = <1>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun sd: mmc@5a400000 { 255*4882a593Smuzhiyun compatible = "socionext,uniphier-sd-v2.91"; 256*4882a593Smuzhiyun status = "disabled"; 257*4882a593Smuzhiyun reg = <0x5a400000 0x200>; 258*4882a593Smuzhiyun interrupts = <0 76 4>; 259*4882a593Smuzhiyun pinctrl-names = "default", "uhs"; 260*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_sd>; 261*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_sd_uhs>; 262*4882a593Smuzhiyun clocks = <&mio_clk 0>; 263*4882a593Smuzhiyun reset-names = "host", "bridge"; 264*4882a593Smuzhiyun resets = <&mio_rst 0>, <&mio_rst 3>; 265*4882a593Smuzhiyun dma-names = "rx-tx"; 266*4882a593Smuzhiyun dmas = <&dmac 4>; 267*4882a593Smuzhiyun bus-width = <4>; 268*4882a593Smuzhiyun cap-sd-highspeed; 269*4882a593Smuzhiyun sd-uhs-sdr12; 270*4882a593Smuzhiyun sd-uhs-sdr25; 271*4882a593Smuzhiyun sd-uhs-sdr50; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun emmc: mmc@5a500000 { 275*4882a593Smuzhiyun compatible = "socionext,uniphier-sd-v2.91"; 276*4882a593Smuzhiyun status = "disabled"; 277*4882a593Smuzhiyun reg = <0x5a500000 0x200>; 278*4882a593Smuzhiyun interrupts = <0 78 4>; 279*4882a593Smuzhiyun pinctrl-names = "default"; 280*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_emmc>; 281*4882a593Smuzhiyun clocks = <&mio_clk 1>; 282*4882a593Smuzhiyun reset-names = "host", "bridge", "hw"; 283*4882a593Smuzhiyun resets = <&mio_rst 1>, <&mio_rst 4>, <&mio_rst 6>; 284*4882a593Smuzhiyun dma-names = "rx-tx"; 285*4882a593Smuzhiyun dmas = <&dmac 6>; 286*4882a593Smuzhiyun bus-width = <8>; 287*4882a593Smuzhiyun cap-mmc-highspeed; 288*4882a593Smuzhiyun cap-mmc-hw-reset; 289*4882a593Smuzhiyun non-removable; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun usb0: usb@5a800100 { 293*4882a593Smuzhiyun compatible = "socionext,uniphier-ehci", "generic-ehci"; 294*4882a593Smuzhiyun status = "disabled"; 295*4882a593Smuzhiyun reg = <0x5a800100 0x100>; 296*4882a593Smuzhiyun interrupts = <0 80 4>; 297*4882a593Smuzhiyun pinctrl-names = "default"; 298*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb0>; 299*4882a593Smuzhiyun clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>, 300*4882a593Smuzhiyun <&mio_clk 12>; 301*4882a593Smuzhiyun resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>, 302*4882a593Smuzhiyun <&mio_rst 12>; 303*4882a593Smuzhiyun has-transaction-translator; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun usb1: usb@5a810100 { 307*4882a593Smuzhiyun compatible = "socionext,uniphier-ehci", "generic-ehci"; 308*4882a593Smuzhiyun status = "disabled"; 309*4882a593Smuzhiyun reg = <0x5a810100 0x100>; 310*4882a593Smuzhiyun interrupts = <0 81 4>; 311*4882a593Smuzhiyun pinctrl-names = "default"; 312*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb1>; 313*4882a593Smuzhiyun clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>, 314*4882a593Smuzhiyun <&mio_clk 13>; 315*4882a593Smuzhiyun resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>, 316*4882a593Smuzhiyun <&mio_rst 13>; 317*4882a593Smuzhiyun has-transaction-translator; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun usb2: usb@5a820100 { 321*4882a593Smuzhiyun compatible = "socionext,uniphier-ehci", "generic-ehci"; 322*4882a593Smuzhiyun status = "disabled"; 323*4882a593Smuzhiyun reg = <0x5a820100 0x100>; 324*4882a593Smuzhiyun interrupts = <0 82 4>; 325*4882a593Smuzhiyun pinctrl-names = "default"; 326*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb2>; 327*4882a593Smuzhiyun clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 10>, 328*4882a593Smuzhiyun <&mio_clk 14>; 329*4882a593Smuzhiyun resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>, 330*4882a593Smuzhiyun <&mio_rst 14>; 331*4882a593Smuzhiyun has-transaction-translator; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun soc-glue@5f800000 { 335*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-soc-glue", 336*4882a593Smuzhiyun "simple-mfd", "syscon"; 337*4882a593Smuzhiyun reg = <0x5f800000 0x2000>; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun pinctrl: pinctrl { 340*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-pinctrl"; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun soc-glue@5f900000 { 345*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-soc-glue-debug", 346*4882a593Smuzhiyun "simple-mfd"; 347*4882a593Smuzhiyun #address-cells = <1>; 348*4882a593Smuzhiyun #size-cells = <1>; 349*4882a593Smuzhiyun ranges = <0 0x5f900000 0x2000>; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun efuse@100 { 352*4882a593Smuzhiyun compatible = "socionext,uniphier-efuse"; 353*4882a593Smuzhiyun reg = <0x100 0x28>; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun efuse@200 { 357*4882a593Smuzhiyun compatible = "socionext,uniphier-efuse"; 358*4882a593Smuzhiyun reg = <0x200 0x14>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun timer@60000200 { 363*4882a593Smuzhiyun compatible = "arm,cortex-a9-global-timer"; 364*4882a593Smuzhiyun reg = <0x60000200 0x20>; 365*4882a593Smuzhiyun interrupts = <1 11 0x104>; 366*4882a593Smuzhiyun clocks = <&arm_timer_clk>; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun timer@60000600 { 370*4882a593Smuzhiyun compatible = "arm,cortex-a9-twd-timer"; 371*4882a593Smuzhiyun reg = <0x60000600 0x20>; 372*4882a593Smuzhiyun interrupts = <1 13 0x104>; 373*4882a593Smuzhiyun clocks = <&arm_timer_clk>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun intc: interrupt-controller@60001000 { 377*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 378*4882a593Smuzhiyun reg = <0x60001000 0x1000>, 379*4882a593Smuzhiyun <0x60000100 0x100>; 380*4882a593Smuzhiyun #interrupt-cells = <3>; 381*4882a593Smuzhiyun interrupt-controller; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun aidet: interrupt-controller@61830000 { 385*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-aidet"; 386*4882a593Smuzhiyun reg = <0x61830000 0x200>; 387*4882a593Smuzhiyun interrupt-controller; 388*4882a593Smuzhiyun #interrupt-cells = <2>; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun sysctrl@61840000 { 392*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-sysctrl", 393*4882a593Smuzhiyun "simple-mfd", "syscon"; 394*4882a593Smuzhiyun reg = <0x61840000 0x10000>; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun sys_clk: clock { 397*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-clock"; 398*4882a593Smuzhiyun #clock-cells = <1>; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun sys_rst: reset { 402*4882a593Smuzhiyun compatible = "socionext,uniphier-sld8-reset"; 403*4882a593Smuzhiyun #reset-cells = <1>; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun nand: nand-controller@68000000 { 408*4882a593Smuzhiyun compatible = "socionext,uniphier-denali-nand-v5a"; 409*4882a593Smuzhiyun status = "disabled"; 410*4882a593Smuzhiyun reg-names = "nand_data", "denali_reg"; 411*4882a593Smuzhiyun reg = <0x68000000 0x20>, <0x68100000 0x1000>; 412*4882a593Smuzhiyun #address-cells = <1>; 413*4882a593Smuzhiyun #size-cells = <0>; 414*4882a593Smuzhiyun interrupts = <0 65 4>; 415*4882a593Smuzhiyun pinctrl-names = "default"; 416*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_nand>; 417*4882a593Smuzhiyun clock-names = "nand", "nand_x", "ecc"; 418*4882a593Smuzhiyun clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>; 419*4882a593Smuzhiyun reset-names = "nand", "reg"; 420*4882a593Smuzhiyun resets = <&sys_rst 2>, <&sys_rst 2>; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun}; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi" 426