xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/uniphier-ld4.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ OR MIT
2*4882a593Smuzhiyun//
3*4882a593Smuzhiyun// Device Tree Source for UniPhier LD4 SoC
4*4882a593Smuzhiyun//
5*4882a593Smuzhiyun// Copyright (C) 2015-2016 Socionext Inc.
6*4882a593Smuzhiyun//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/gpio/uniphier-gpio.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	compatible = "socionext,uniphier-ld4";
12*4882a593Smuzhiyun	#address-cells = <1>;
13*4882a593Smuzhiyun	#size-cells = <1>;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	cpus {
16*4882a593Smuzhiyun		#address-cells = <1>;
17*4882a593Smuzhiyun		#size-cells = <0>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun		cpu@0 {
20*4882a593Smuzhiyun			device_type = "cpu";
21*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
22*4882a593Smuzhiyun			reg = <0>;
23*4882a593Smuzhiyun			enable-method = "psci";
24*4882a593Smuzhiyun			next-level-cache = <&l2>;
25*4882a593Smuzhiyun		};
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	psci {
29*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
30*4882a593Smuzhiyun		method = "smc";
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	clocks {
34*4882a593Smuzhiyun		refclk: ref {
35*4882a593Smuzhiyun			compatible = "fixed-clock";
36*4882a593Smuzhiyun			#clock-cells = <0>;
37*4882a593Smuzhiyun			clock-frequency = <24576000>;
38*4882a593Smuzhiyun		};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun		arm_timer_clk: arm-timer {
41*4882a593Smuzhiyun			#clock-cells = <0>;
42*4882a593Smuzhiyun			compatible = "fixed-clock";
43*4882a593Smuzhiyun			clock-frequency = <50000000>;
44*4882a593Smuzhiyun		};
45*4882a593Smuzhiyun	};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	soc {
48*4882a593Smuzhiyun		compatible = "simple-bus";
49*4882a593Smuzhiyun		#address-cells = <1>;
50*4882a593Smuzhiyun		#size-cells = <1>;
51*4882a593Smuzhiyun		ranges;
52*4882a593Smuzhiyun		interrupt-parent = <&intc>;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		l2: cache-controller@500c0000 {
55*4882a593Smuzhiyun			compatible = "socionext,uniphier-system-cache";
56*4882a593Smuzhiyun			reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
57*4882a593Smuzhiyun			      <0x506c0000 0x400>;
58*4882a593Smuzhiyun			interrupts = <0 174 4>, <0 175 4>;
59*4882a593Smuzhiyun			cache-unified;
60*4882a593Smuzhiyun			cache-size = <(512 * 1024)>;
61*4882a593Smuzhiyun			cache-sets = <256>;
62*4882a593Smuzhiyun			cache-line-size = <128>;
63*4882a593Smuzhiyun			cache-level = <2>;
64*4882a593Smuzhiyun		};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		spi: spi@54006000 {
67*4882a593Smuzhiyun			compatible = "socionext,uniphier-scssi";
68*4882a593Smuzhiyun			status = "disabled";
69*4882a593Smuzhiyun			reg = <0x54006000 0x100>;
70*4882a593Smuzhiyun			#address-cells = <1>;
71*4882a593Smuzhiyun			#size-cells = <0>;
72*4882a593Smuzhiyun			interrupts = <0 39 4>;
73*4882a593Smuzhiyun			pinctrl-names = "default";
74*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi0>;
75*4882a593Smuzhiyun			clocks = <&peri_clk 11>;
76*4882a593Smuzhiyun			resets = <&peri_rst 11>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		serial0: serial@54006800 {
80*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
81*4882a593Smuzhiyun			status = "disabled";
82*4882a593Smuzhiyun			reg = <0x54006800 0x40>;
83*4882a593Smuzhiyun			interrupts = <0 33 4>;
84*4882a593Smuzhiyun			pinctrl-names = "default";
85*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart0>;
86*4882a593Smuzhiyun			clocks = <&peri_clk 0>;
87*4882a593Smuzhiyun			resets = <&peri_rst 0>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		serial1: serial@54006900 {
91*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
92*4882a593Smuzhiyun			status = "disabled";
93*4882a593Smuzhiyun			reg = <0x54006900 0x40>;
94*4882a593Smuzhiyun			interrupts = <0 35 4>;
95*4882a593Smuzhiyun			pinctrl-names = "default";
96*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart1>;
97*4882a593Smuzhiyun			clocks = <&peri_clk 1>;
98*4882a593Smuzhiyun			resets = <&peri_rst 1>;
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun		serial2: serial@54006a00 {
102*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
103*4882a593Smuzhiyun			status = "disabled";
104*4882a593Smuzhiyun			reg = <0x54006a00 0x40>;
105*4882a593Smuzhiyun			interrupts = <0 37 4>;
106*4882a593Smuzhiyun			pinctrl-names = "default";
107*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart2>;
108*4882a593Smuzhiyun			clocks = <&peri_clk 2>;
109*4882a593Smuzhiyun			resets = <&peri_rst 2>;
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		serial3: serial@54006b00 {
113*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
114*4882a593Smuzhiyun			status = "disabled";
115*4882a593Smuzhiyun			reg = <0x54006b00 0x40>;
116*4882a593Smuzhiyun			interrupts = <0 29 4>;
117*4882a593Smuzhiyun			pinctrl-names = "default";
118*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart3>;
119*4882a593Smuzhiyun			clocks = <&peri_clk 3>;
120*4882a593Smuzhiyun			resets = <&peri_rst 3>;
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		gpio: gpio@55000000 {
124*4882a593Smuzhiyun			compatible = "socionext,uniphier-gpio";
125*4882a593Smuzhiyun			reg = <0x55000000 0x200>;
126*4882a593Smuzhiyun			interrupt-parent = <&aidet>;
127*4882a593Smuzhiyun			interrupt-controller;
128*4882a593Smuzhiyun			#interrupt-cells = <2>;
129*4882a593Smuzhiyun			gpio-controller;
130*4882a593Smuzhiyun			#gpio-cells = <2>;
131*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 0 0>;
132*4882a593Smuzhiyun			gpio-ranges-group-names = "gpio_range";
133*4882a593Smuzhiyun			ngpios = <136>;
134*4882a593Smuzhiyun			socionext,interrupt-ranges = <0 48 13>, <14 62 2>;
135*4882a593Smuzhiyun		};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun		i2c0: i2c@58400000 {
138*4882a593Smuzhiyun			compatible = "socionext,uniphier-i2c";
139*4882a593Smuzhiyun			status = "disabled";
140*4882a593Smuzhiyun			reg = <0x58400000 0x40>;
141*4882a593Smuzhiyun			#address-cells = <1>;
142*4882a593Smuzhiyun			#size-cells = <0>;
143*4882a593Smuzhiyun			interrupts = <0 41 1>;
144*4882a593Smuzhiyun			pinctrl-names = "default";
145*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c0>;
146*4882a593Smuzhiyun			clocks = <&peri_clk 4>;
147*4882a593Smuzhiyun			resets = <&peri_rst 4>;
148*4882a593Smuzhiyun			clock-frequency = <100000>;
149*4882a593Smuzhiyun		};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun		i2c1: i2c@58480000 {
152*4882a593Smuzhiyun			compatible = "socionext,uniphier-i2c";
153*4882a593Smuzhiyun			status = "disabled";
154*4882a593Smuzhiyun			reg = <0x58480000 0x40>;
155*4882a593Smuzhiyun			#address-cells = <1>;
156*4882a593Smuzhiyun			#size-cells = <0>;
157*4882a593Smuzhiyun			interrupts = <0 42 1>;
158*4882a593Smuzhiyun			pinctrl-names = "default";
159*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c1>;
160*4882a593Smuzhiyun			clocks = <&peri_clk 5>;
161*4882a593Smuzhiyun			resets = <&peri_rst 5>;
162*4882a593Smuzhiyun			clock-frequency = <100000>;
163*4882a593Smuzhiyun		};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun		/* chip-internal connection for DMD */
166*4882a593Smuzhiyun		i2c2: i2c@58500000 {
167*4882a593Smuzhiyun			compatible = "socionext,uniphier-i2c";
168*4882a593Smuzhiyun			reg = <0x58500000 0x40>;
169*4882a593Smuzhiyun			#address-cells = <1>;
170*4882a593Smuzhiyun			#size-cells = <0>;
171*4882a593Smuzhiyun			interrupts = <0 43 1>;
172*4882a593Smuzhiyun			pinctrl-names = "default";
173*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c2>;
174*4882a593Smuzhiyun			clocks = <&peri_clk 6>;
175*4882a593Smuzhiyun			resets = <&peri_rst 6>;
176*4882a593Smuzhiyun			clock-frequency = <400000>;
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		i2c3: i2c@58580000 {
180*4882a593Smuzhiyun			compatible = "socionext,uniphier-i2c";
181*4882a593Smuzhiyun			status = "disabled";
182*4882a593Smuzhiyun			reg = <0x58580000 0x40>;
183*4882a593Smuzhiyun			#address-cells = <1>;
184*4882a593Smuzhiyun			#size-cells = <0>;
185*4882a593Smuzhiyun			interrupts = <0 44 1>;
186*4882a593Smuzhiyun			pinctrl-names = "default";
187*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c3>;
188*4882a593Smuzhiyun			clocks = <&peri_clk 7>;
189*4882a593Smuzhiyun			resets = <&peri_rst 7>;
190*4882a593Smuzhiyun			clock-frequency = <100000>;
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		system_bus: system-bus@58c00000 {
194*4882a593Smuzhiyun			compatible = "socionext,uniphier-system-bus";
195*4882a593Smuzhiyun			status = "disabled";
196*4882a593Smuzhiyun			reg = <0x58c00000 0x400>;
197*4882a593Smuzhiyun			#address-cells = <2>;
198*4882a593Smuzhiyun			#size-cells = <1>;
199*4882a593Smuzhiyun			pinctrl-names = "default";
200*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_system_bus>;
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun		smpctrl@59801000 {
204*4882a593Smuzhiyun			compatible = "socionext,uniphier-smpctrl";
205*4882a593Smuzhiyun			reg = <0x59801000 0x400>;
206*4882a593Smuzhiyun		};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun		mioctrl@59810000 {
209*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld4-mioctrl",
210*4882a593Smuzhiyun				     "simple-mfd", "syscon";
211*4882a593Smuzhiyun			reg = <0x59810000 0x800>;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun			mio_clk: clock {
214*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-mio-clock";
215*4882a593Smuzhiyun				#clock-cells = <1>;
216*4882a593Smuzhiyun			};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun			mio_rst: reset {
219*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-mio-reset";
220*4882a593Smuzhiyun				#reset-cells = <1>;
221*4882a593Smuzhiyun			};
222*4882a593Smuzhiyun		};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun		perictrl@59820000 {
225*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld4-perictrl",
226*4882a593Smuzhiyun				     "simple-mfd", "syscon";
227*4882a593Smuzhiyun			reg = <0x59820000 0x200>;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun			peri_clk: clock {
230*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-peri-clock";
231*4882a593Smuzhiyun				#clock-cells = <1>;
232*4882a593Smuzhiyun			};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun			peri_rst: reset {
235*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-peri-reset";
236*4882a593Smuzhiyun				#reset-cells = <1>;
237*4882a593Smuzhiyun			};
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		dmac: dma-controller@5a000000 {
241*4882a593Smuzhiyun			compatible = "socionext,uniphier-mio-dmac";
242*4882a593Smuzhiyun			reg = <0x5a000000 0x1000>;
243*4882a593Smuzhiyun			interrupts = <0 68 4>, <0 68 4>, <0 69 4>, <0 70 4>,
244*4882a593Smuzhiyun				     <0 71 4>, <0 72 4>, <0 73 4>;
245*4882a593Smuzhiyun			clocks = <&mio_clk 7>;
246*4882a593Smuzhiyun			resets = <&mio_rst 7>;
247*4882a593Smuzhiyun			#dma-cells = <1>;
248*4882a593Smuzhiyun		};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun		sd: mmc@5a400000 {
251*4882a593Smuzhiyun			compatible = "socionext,uniphier-sd-v2.91";
252*4882a593Smuzhiyun			status = "disabled";
253*4882a593Smuzhiyun			reg = <0x5a400000 0x200>;
254*4882a593Smuzhiyun			interrupts = <0 76 4>;
255*4882a593Smuzhiyun			pinctrl-names = "default", "uhs";
256*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_sd>;
257*4882a593Smuzhiyun			pinctrl-1 = <&pinctrl_sd_uhs>;
258*4882a593Smuzhiyun			clocks = <&mio_clk 0>;
259*4882a593Smuzhiyun			reset-names = "host", "bridge";
260*4882a593Smuzhiyun			resets = <&mio_rst 0>, <&mio_rst 3>;
261*4882a593Smuzhiyun			dma-names = "rx-tx";
262*4882a593Smuzhiyun			dmas = <&dmac 4>;
263*4882a593Smuzhiyun			bus-width = <4>;
264*4882a593Smuzhiyun			cap-sd-highspeed;
265*4882a593Smuzhiyun			sd-uhs-sdr12;
266*4882a593Smuzhiyun			sd-uhs-sdr25;
267*4882a593Smuzhiyun			sd-uhs-sdr50;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun		emmc: mmc@5a500000 {
271*4882a593Smuzhiyun			compatible = "socionext,uniphier-sd-v2.91";
272*4882a593Smuzhiyun			status = "disabled";
273*4882a593Smuzhiyun			reg = <0x5a500000 0x200>;
274*4882a593Smuzhiyun			interrupts = <0 78 4>;
275*4882a593Smuzhiyun			pinctrl-names = "default";
276*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_emmc>;
277*4882a593Smuzhiyun			clocks = <&mio_clk 1>;
278*4882a593Smuzhiyun			reset-names = "host", "bridge", "hw";
279*4882a593Smuzhiyun			resets = <&mio_rst 1>, <&mio_rst 4>, <&mio_rst 6>;
280*4882a593Smuzhiyun			dma-names = "rx-tx";
281*4882a593Smuzhiyun			dmas = <&dmac 6>;
282*4882a593Smuzhiyun			bus-width = <8>;
283*4882a593Smuzhiyun			cap-mmc-highspeed;
284*4882a593Smuzhiyun			cap-mmc-hw-reset;
285*4882a593Smuzhiyun			non-removable;
286*4882a593Smuzhiyun		};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun		usb0: usb@5a800100 {
289*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
290*4882a593Smuzhiyun			status = "disabled";
291*4882a593Smuzhiyun			reg = <0x5a800100 0x100>;
292*4882a593Smuzhiyun			interrupts = <0 80 4>;
293*4882a593Smuzhiyun			pinctrl-names = "default";
294*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb0>;
295*4882a593Smuzhiyun			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>,
296*4882a593Smuzhiyun				 <&mio_clk 12>;
297*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
298*4882a593Smuzhiyun				 <&mio_rst 12>;
299*4882a593Smuzhiyun			has-transaction-translator;
300*4882a593Smuzhiyun		};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun		usb1: usb@5a810100 {
303*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
304*4882a593Smuzhiyun			status = "disabled";
305*4882a593Smuzhiyun			reg = <0x5a810100 0x100>;
306*4882a593Smuzhiyun			interrupts = <0 81 4>;
307*4882a593Smuzhiyun			pinctrl-names = "default";
308*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb1>;
309*4882a593Smuzhiyun			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>,
310*4882a593Smuzhiyun				 <&mio_clk 13>;
311*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
312*4882a593Smuzhiyun				 <&mio_rst 13>;
313*4882a593Smuzhiyun			has-transaction-translator;
314*4882a593Smuzhiyun		};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun		usb2: usb@5a820100 {
317*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
318*4882a593Smuzhiyun			status = "disabled";
319*4882a593Smuzhiyun			reg = <0x5a820100 0x100>;
320*4882a593Smuzhiyun			interrupts = <0 82 4>;
321*4882a593Smuzhiyun			pinctrl-names = "default";
322*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb2>;
323*4882a593Smuzhiyun			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 10>,
324*4882a593Smuzhiyun				 <&mio_clk 14>;
325*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
326*4882a593Smuzhiyun				 <&mio_rst 14>;
327*4882a593Smuzhiyun			has-transaction-translator;
328*4882a593Smuzhiyun		};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun		soc-glue@5f800000 {
331*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld4-soc-glue",
332*4882a593Smuzhiyun				     "simple-mfd", "syscon";
333*4882a593Smuzhiyun			reg = <0x5f800000 0x2000>;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun			pinctrl: pinctrl {
336*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-pinctrl";
337*4882a593Smuzhiyun			};
338*4882a593Smuzhiyun		};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		soc-glue@5f900000 {
341*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld4-soc-glue-debug",
342*4882a593Smuzhiyun				     "simple-mfd";
343*4882a593Smuzhiyun			#address-cells = <1>;
344*4882a593Smuzhiyun			#size-cells = <1>;
345*4882a593Smuzhiyun			ranges = <0 0x5f900000 0x2000>;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun			efuse@100 {
348*4882a593Smuzhiyun				compatible = "socionext,uniphier-efuse";
349*4882a593Smuzhiyun				reg = <0x100 0x28>;
350*4882a593Smuzhiyun			};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun			efuse@130 {
353*4882a593Smuzhiyun				compatible = "socionext,uniphier-efuse";
354*4882a593Smuzhiyun				reg = <0x130 0x8>;
355*4882a593Smuzhiyun			};
356*4882a593Smuzhiyun		};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun		timer@60000200 {
359*4882a593Smuzhiyun			compatible = "arm,cortex-a9-global-timer";
360*4882a593Smuzhiyun			reg = <0x60000200 0x20>;
361*4882a593Smuzhiyun			interrupts = <1 11 0x104>;
362*4882a593Smuzhiyun			clocks = <&arm_timer_clk>;
363*4882a593Smuzhiyun		};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun		timer@60000600 {
366*4882a593Smuzhiyun			compatible = "arm,cortex-a9-twd-timer";
367*4882a593Smuzhiyun			reg = <0x60000600 0x20>;
368*4882a593Smuzhiyun			interrupts = <1 13 0x104>;
369*4882a593Smuzhiyun			clocks = <&arm_timer_clk>;
370*4882a593Smuzhiyun		};
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun		intc: interrupt-controller@60001000 {
373*4882a593Smuzhiyun			compatible = "arm,cortex-a9-gic";
374*4882a593Smuzhiyun			reg = <0x60001000 0x1000>,
375*4882a593Smuzhiyun			      <0x60000100 0x100>;
376*4882a593Smuzhiyun			#interrupt-cells = <3>;
377*4882a593Smuzhiyun			interrupt-controller;
378*4882a593Smuzhiyun		};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun		aidet: interrupt-controller@61830000 {
381*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld4-aidet";
382*4882a593Smuzhiyun			reg = <0x61830000 0x200>;
383*4882a593Smuzhiyun			interrupt-controller;
384*4882a593Smuzhiyun			#interrupt-cells = <2>;
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		sysctrl@61840000 {
388*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld4-sysctrl",
389*4882a593Smuzhiyun				     "simple-mfd", "syscon";
390*4882a593Smuzhiyun			reg = <0x61840000 0x10000>;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun			sys_clk: clock {
393*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-clock";
394*4882a593Smuzhiyun				#clock-cells = <1>;
395*4882a593Smuzhiyun			};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun			sys_rst: reset {
398*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld4-reset";
399*4882a593Smuzhiyun				#reset-cells = <1>;
400*4882a593Smuzhiyun			};
401*4882a593Smuzhiyun		};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun		nand: nand-controller@68000000 {
404*4882a593Smuzhiyun			compatible = "socionext,uniphier-denali-nand-v5a";
405*4882a593Smuzhiyun			status = "disabled";
406*4882a593Smuzhiyun			reg-names = "nand_data", "denali_reg";
407*4882a593Smuzhiyun			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
408*4882a593Smuzhiyun			#address-cells = <1>;
409*4882a593Smuzhiyun			#size-cells = <0>;
410*4882a593Smuzhiyun			interrupts = <0 65 4>;
411*4882a593Smuzhiyun			pinctrl-names = "default";
412*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_nand>;
413*4882a593Smuzhiyun			clock-names = "nand", "nand_x", "ecc";
414*4882a593Smuzhiyun			clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
415*4882a593Smuzhiyun			reset-names = "nand", "reg";
416*4882a593Smuzhiyun			resets = <&sys_rst 2>, <&sys_rst 2>;
417*4882a593Smuzhiyun		};
418*4882a593Smuzhiyun	};
419*4882a593Smuzhiyun};
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi"
422