1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun#include <dt-bindings/clock/tegra30-car.h> 3*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h> 4*4882a593Smuzhiyun#include <dt-bindings/memory/tegra30-mc.h> 5*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h> 6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 7*4882a593Smuzhiyun#include <dt-bindings/soc/tegra-pmc.h> 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun compatible = "nvidia,tegra30"; 11*4882a593Smuzhiyun interrupt-parent = <&lic>; 12*4882a593Smuzhiyun #address-cells = <1>; 13*4882a593Smuzhiyun #size-cells = <1>; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun memory@80000000 { 16*4882a593Smuzhiyun device_type = "memory"; 17*4882a593Smuzhiyun reg = <0x80000000 0x0>; 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun pcie@3000 { 21*4882a593Smuzhiyun compatible = "nvidia,tegra30-pcie"; 22*4882a593Smuzhiyun device_type = "pci"; 23*4882a593Smuzhiyun reg = <0x00003000 0x00000800>, /* PADS registers */ 24*4882a593Smuzhiyun <0x00003800 0x00000200>, /* AFI registers */ 25*4882a593Smuzhiyun <0x10000000 0x10000000>; /* configuration space */ 26*4882a593Smuzhiyun reg-names = "pads", "afi", "cs"; 27*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */ 28*4882a593Smuzhiyun <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ 29*4882a593Smuzhiyun interrupt-names = "intr", "msi"; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #interrupt-cells = <1>; 32*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 33*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun bus-range = <0x00 0xff>; 36*4882a593Smuzhiyun #address-cells = <3>; 37*4882a593Smuzhiyun #size-cells = <2>; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */ 40*4882a593Smuzhiyun <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */ 41*4882a593Smuzhiyun <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */ 42*4882a593Smuzhiyun <0x01000000 0 0 0x02000000 0 0x00010000>, /* downstream I/O */ 43*4882a593Smuzhiyun <0x02000000 0 0x20000000 0x20000000 0 0x08000000>, /* non-prefetchable memory */ 44*4882a593Smuzhiyun <0x42000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_PCIE>, 47*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_AFI>, 48*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_E>, 49*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_CML0>; 50*4882a593Smuzhiyun clock-names = "pex", "afi", "pll_e", "cml"; 51*4882a593Smuzhiyun resets = <&tegra_car 70>, 52*4882a593Smuzhiyun <&tegra_car 72>, 53*4882a593Smuzhiyun <&tegra_car 74>; 54*4882a593Smuzhiyun reset-names = "pex", "afi", "pcie_x"; 55*4882a593Smuzhiyun status = "disabled"; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun pci@1,0 { 58*4882a593Smuzhiyun device_type = "pci"; 59*4882a593Smuzhiyun assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>; 60*4882a593Smuzhiyun reg = <0x000800 0 0 0 0>; 61*4882a593Smuzhiyun bus-range = <0x00 0xff>; 62*4882a593Smuzhiyun status = "disabled"; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #address-cells = <3>; 65*4882a593Smuzhiyun #size-cells = <2>; 66*4882a593Smuzhiyun ranges; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun nvidia,num-lanes = <2>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun pci@2,0 { 72*4882a593Smuzhiyun device_type = "pci"; 73*4882a593Smuzhiyun assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>; 74*4882a593Smuzhiyun reg = <0x001000 0 0 0 0>; 75*4882a593Smuzhiyun bus-range = <0x00 0xff>; 76*4882a593Smuzhiyun status = "disabled"; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #address-cells = <3>; 79*4882a593Smuzhiyun #size-cells = <2>; 80*4882a593Smuzhiyun ranges; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun nvidia,num-lanes = <2>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun pci@3,0 { 86*4882a593Smuzhiyun device_type = "pci"; 87*4882a593Smuzhiyun assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>; 88*4882a593Smuzhiyun reg = <0x001800 0 0 0 0>; 89*4882a593Smuzhiyun bus-range = <0x00 0xff>; 90*4882a593Smuzhiyun status = "disabled"; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #address-cells = <3>; 93*4882a593Smuzhiyun #size-cells = <2>; 94*4882a593Smuzhiyun ranges; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun nvidia,num-lanes = <2>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun sram@40000000 { 101*4882a593Smuzhiyun compatible = "mmio-sram"; 102*4882a593Smuzhiyun reg = <0x40000000 0x40000>; 103*4882a593Smuzhiyun #address-cells = <1>; 104*4882a593Smuzhiyun #size-cells = <1>; 105*4882a593Smuzhiyun ranges = <0 0x40000000 0x40000>; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun vde_pool: sram@400 { 108*4882a593Smuzhiyun reg = <0x400 0x3fc00>; 109*4882a593Smuzhiyun pool; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun host1x@50000000 { 114*4882a593Smuzhiyun compatible = "nvidia,tegra30-host1x"; 115*4882a593Smuzhiyun reg = <0x50000000 0x00024000>; 116*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 117*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 118*4882a593Smuzhiyun interrupt-names = "syncpt", "host1x"; 119*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_HOST1X>; 120*4882a593Smuzhiyun clock-names = "host1x"; 121*4882a593Smuzhiyun resets = <&tegra_car 28>; 122*4882a593Smuzhiyun reset-names = "host1x"; 123*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_HC>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #address-cells = <1>; 126*4882a593Smuzhiyun #size-cells = <1>; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun ranges = <0x54000000 0x54000000 0x04000000>; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun mpe@54040000 { 131*4882a593Smuzhiyun compatible = "nvidia,tegra30-mpe"; 132*4882a593Smuzhiyun reg = <0x54040000 0x00040000>; 133*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 134*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_MPE>; 135*4882a593Smuzhiyun resets = <&tegra_car 60>; 136*4882a593Smuzhiyun reset-names = "mpe"; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_MPE>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun vi@54080000 { 142*4882a593Smuzhiyun compatible = "nvidia,tegra30-vi"; 143*4882a593Smuzhiyun reg = <0x54080000 0x00040000>; 144*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 145*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_VI>; 146*4882a593Smuzhiyun resets = <&tegra_car 20>; 147*4882a593Smuzhiyun reset-names = "vi"; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_VI>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun epp@540c0000 { 153*4882a593Smuzhiyun compatible = "nvidia,tegra30-epp"; 154*4882a593Smuzhiyun reg = <0x540c0000 0x00040000>; 155*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 156*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_EPP>; 157*4882a593Smuzhiyun resets = <&tegra_car 19>; 158*4882a593Smuzhiyun reset-names = "epp"; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_EPP>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun isp@54100000 { 164*4882a593Smuzhiyun compatible = "nvidia,tegra30-isp"; 165*4882a593Smuzhiyun reg = <0x54100000 0x00040000>; 166*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 167*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_ISP>; 168*4882a593Smuzhiyun resets = <&tegra_car 23>; 169*4882a593Smuzhiyun reset-names = "isp"; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_ISP>; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun gr2d@54140000 { 175*4882a593Smuzhiyun compatible = "nvidia,tegra30-gr2d"; 176*4882a593Smuzhiyun reg = <0x54140000 0x00040000>; 177*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 178*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_GR2D>; 179*4882a593Smuzhiyun resets = <&tegra_car 21>; 180*4882a593Smuzhiyun reset-names = "2d"; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_G2>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun gr3d@54180000 { 186*4882a593Smuzhiyun compatible = "nvidia,tegra30-gr3d"; 187*4882a593Smuzhiyun reg = <0x54180000 0x00040000>; 188*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_GR3D>, 189*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_GR3D2>; 190*4882a593Smuzhiyun clock-names = "3d", "3d2"; 191*4882a593Smuzhiyun resets = <&tegra_car 24>, 192*4882a593Smuzhiyun <&tegra_car 98>; 193*4882a593Smuzhiyun reset-names = "3d", "3d2"; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_NV>, 196*4882a593Smuzhiyun <&mc TEGRA_SWGROUP_NV2>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun dc@54200000 { 200*4882a593Smuzhiyun compatible = "nvidia,tegra30-dc"; 201*4882a593Smuzhiyun reg = <0x54200000 0x00040000>; 202*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 203*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_DISP1>, 204*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P>; 205*4882a593Smuzhiyun clock-names = "dc", "parent"; 206*4882a593Smuzhiyun resets = <&tegra_car 27>; 207*4882a593Smuzhiyun reset-names = "dc"; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_DC>; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun nvidia,head = <0>; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun rgb { 214*4882a593Smuzhiyun status = "disabled"; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun dc@54240000 { 219*4882a593Smuzhiyun compatible = "nvidia,tegra30-dc"; 220*4882a593Smuzhiyun reg = <0x54240000 0x00040000>; 221*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 222*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_DISP2>, 223*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P>; 224*4882a593Smuzhiyun clock-names = "dc", "parent"; 225*4882a593Smuzhiyun resets = <&tegra_car 26>; 226*4882a593Smuzhiyun reset-names = "dc"; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_DCB>; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun nvidia,head = <1>; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun rgb { 233*4882a593Smuzhiyun status = "disabled"; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun hdmi@54280000 { 238*4882a593Smuzhiyun compatible = "nvidia,tegra30-hdmi"; 239*4882a593Smuzhiyun reg = <0x54280000 0x00040000>; 240*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 241*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_HDMI>, 242*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>; 243*4882a593Smuzhiyun clock-names = "hdmi", "parent"; 244*4882a593Smuzhiyun resets = <&tegra_car 51>; 245*4882a593Smuzhiyun reset-names = "hdmi"; 246*4882a593Smuzhiyun status = "disabled"; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun tvo@542c0000 { 250*4882a593Smuzhiyun compatible = "nvidia,tegra30-tvo"; 251*4882a593Smuzhiyun reg = <0x542c0000 0x00040000>; 252*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 253*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_TVO>; 254*4882a593Smuzhiyun status = "disabled"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun dsi@54300000 { 258*4882a593Smuzhiyun compatible = "nvidia,tegra30-dsi"; 259*4882a593Smuzhiyun reg = <0x54300000 0x00040000>; 260*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_DSIA>, 261*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_D_OUT0>; 262*4882a593Smuzhiyun clock-names = "dsi", "parent"; 263*4882a593Smuzhiyun resets = <&tegra_car 48>; 264*4882a593Smuzhiyun reset-names = "dsi"; 265*4882a593Smuzhiyun status = "disabled"; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun dsi@54400000 { 269*4882a593Smuzhiyun compatible = "nvidia,tegra30-dsi"; 270*4882a593Smuzhiyun reg = <0x54400000 0x00040000>; 271*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_DSIB>, 272*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_D_OUT0>; 273*4882a593Smuzhiyun clock-names = "dsi", "parent"; 274*4882a593Smuzhiyun resets = <&tegra_car 84>; 275*4882a593Smuzhiyun reset-names = "dsi"; 276*4882a593Smuzhiyun status = "disabled"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun timer@50040600 { 281*4882a593Smuzhiyun compatible = "arm,cortex-a9-twd-timer"; 282*4882a593Smuzhiyun reg = <0x50040600 0x20>; 283*4882a593Smuzhiyun interrupt-parent = <&intc>; 284*4882a593Smuzhiyun interrupts = <GIC_PPI 13 285*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>; 286*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_TWD>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun intc: interrupt-controller@50041000 { 290*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 291*4882a593Smuzhiyun reg = <0x50041000 0x1000>, 292*4882a593Smuzhiyun <0x50040100 0x0100>; 293*4882a593Smuzhiyun interrupt-controller; 294*4882a593Smuzhiyun #interrupt-cells = <3>; 295*4882a593Smuzhiyun interrupt-parent = <&intc>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun cache-controller@50043000 { 299*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 300*4882a593Smuzhiyun reg = <0x50043000 0x1000>; 301*4882a593Smuzhiyun arm,data-latency = <6 6 2>; 302*4882a593Smuzhiyun arm,tag-latency = <5 5 2>; 303*4882a593Smuzhiyun cache-unified; 304*4882a593Smuzhiyun cache-level = <2>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun lic: interrupt-controller@60004000 { 308*4882a593Smuzhiyun compatible = "nvidia,tegra30-ictlr"; 309*4882a593Smuzhiyun reg = <0x60004000 0x100>, 310*4882a593Smuzhiyun <0x60004100 0x50>, 311*4882a593Smuzhiyun <0x60004200 0x50>, 312*4882a593Smuzhiyun <0x60004300 0x50>, 313*4882a593Smuzhiyun <0x60004400 0x50>; 314*4882a593Smuzhiyun interrupt-controller; 315*4882a593Smuzhiyun #interrupt-cells = <3>; 316*4882a593Smuzhiyun interrupt-parent = <&intc>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun timer@60005000 { 320*4882a593Smuzhiyun compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer"; 321*4882a593Smuzhiyun reg = <0x60005000 0x400>; 322*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 323*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 324*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 325*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 326*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 327*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 328*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_TIMER>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun tegra_car: clock@60006000 { 332*4882a593Smuzhiyun compatible = "nvidia,tegra30-car"; 333*4882a593Smuzhiyun reg = <0x60006000 0x1000>; 334*4882a593Smuzhiyun #clock-cells = <1>; 335*4882a593Smuzhiyun #reset-cells = <1>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun flow-controller@60007000 { 339*4882a593Smuzhiyun compatible = "nvidia,tegra30-flowctrl"; 340*4882a593Smuzhiyun reg = <0x60007000 0x1000>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun apbdma: dma@6000a000 { 344*4882a593Smuzhiyun compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma"; 345*4882a593Smuzhiyun reg = <0x6000a000 0x1400>; 346*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 347*4882a593Smuzhiyun <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 348*4882a593Smuzhiyun <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 349*4882a593Smuzhiyun <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 350*4882a593Smuzhiyun <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 351*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 352*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 353*4882a593Smuzhiyun <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 354*4882a593Smuzhiyun <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 355*4882a593Smuzhiyun <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 356*4882a593Smuzhiyun <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 357*4882a593Smuzhiyun <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 358*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 359*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 360*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 361*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 362*4882a593Smuzhiyun <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 363*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 364*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 365*4882a593Smuzhiyun <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 366*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 367*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 368*4882a593Smuzhiyun <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, 369*4882a593Smuzhiyun <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 370*4882a593Smuzhiyun <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 371*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 372*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 373*4882a593Smuzhiyun <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 374*4882a593Smuzhiyun <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 375*4882a593Smuzhiyun <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, 376*4882a593Smuzhiyun <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 377*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 378*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_APBDMA>; 379*4882a593Smuzhiyun resets = <&tegra_car 34>; 380*4882a593Smuzhiyun reset-names = "dma"; 381*4882a593Smuzhiyun #dma-cells = <1>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun ahb: ahb@6000c000 { 385*4882a593Smuzhiyun compatible = "nvidia,tegra30-ahb"; 386*4882a593Smuzhiyun reg = <0x6000c000 0x150>; /* AHB Arbitration + Gizmo Controller */ 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun actmon@6000c800 { 390*4882a593Smuzhiyun compatible = "nvidia,tegra30-actmon"; 391*4882a593Smuzhiyun reg = <0x6000c800 0x400>; 392*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 393*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_ACTMON>, 394*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_EMC>; 395*4882a593Smuzhiyun clock-names = "actmon", "emc"; 396*4882a593Smuzhiyun resets = <&tegra_car TEGRA30_CLK_ACTMON>; 397*4882a593Smuzhiyun reset-names = "actmon"; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun gpio: gpio@6000d000 { 401*4882a593Smuzhiyun compatible = "nvidia,tegra30-gpio"; 402*4882a593Smuzhiyun reg = <0x6000d000 0x1000>; 403*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 404*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 405*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 406*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 407*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 408*4882a593Smuzhiyun <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 409*4882a593Smuzhiyun <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 410*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 411*4882a593Smuzhiyun #gpio-cells = <2>; 412*4882a593Smuzhiyun gpio-controller; 413*4882a593Smuzhiyun #interrupt-cells = <2>; 414*4882a593Smuzhiyun interrupt-controller; 415*4882a593Smuzhiyun /* 416*4882a593Smuzhiyun gpio-ranges = <&pinmux 0 0 248>; 417*4882a593Smuzhiyun */ 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun vde@6001a000 { 421*4882a593Smuzhiyun compatible = "nvidia,tegra30-vde", "nvidia,tegra20-vde"; 422*4882a593Smuzhiyun reg = <0x6001a000 0x1000>, /* Syntax Engine */ 423*4882a593Smuzhiyun <0x6001b000 0x1000>, /* Video Bitstream Engine */ 424*4882a593Smuzhiyun <0x6001c000 0x100>, /* Macroblock Engine */ 425*4882a593Smuzhiyun <0x6001c200 0x100>, /* Post-processing Engine */ 426*4882a593Smuzhiyun <0x6001c400 0x100>, /* Motion Compensation Engine */ 427*4882a593Smuzhiyun <0x6001c600 0x100>, /* Transform Engine */ 428*4882a593Smuzhiyun <0x6001c800 0x100>, /* Pixel prediction block */ 429*4882a593Smuzhiyun <0x6001ca00 0x100>, /* Video DMA */ 430*4882a593Smuzhiyun <0x6001d800 0x400>; /* Video frame controls */ 431*4882a593Smuzhiyun reg-names = "sxe", "bsev", "mbe", "ppe", "mce", 432*4882a593Smuzhiyun "tfe", "ppb", "vdma", "frameid"; 433*4882a593Smuzhiyun iram = <&vde_pool>; /* IRAM region */ 434*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, /* Sync token interrupt */ 435*4882a593Smuzhiyun <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, /* BSE-V interrupt */ 436*4882a593Smuzhiyun <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; /* SXE interrupt */ 437*4882a593Smuzhiyun interrupt-names = "sync-token", "bsev", "sxe"; 438*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_VDE>; 439*4882a593Smuzhiyun reset-names = "vde", "mc"; 440*4882a593Smuzhiyun resets = <&tegra_car 61>, <&mc TEGRA30_MC_RESET_VDE>; 441*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_VDE>; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun apbmisc@70000800 { 445*4882a593Smuzhiyun compatible = "nvidia,tegra30-apbmisc", "nvidia,tegra20-apbmisc"; 446*4882a593Smuzhiyun reg = <0x70000800 0x64>, /* Chip revision */ 447*4882a593Smuzhiyun <0x70000008 0x04>; /* Strapping options */ 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun pinmux: pinmux@70000868 { 451*4882a593Smuzhiyun compatible = "nvidia,tegra30-pinmux"; 452*4882a593Smuzhiyun reg = <0x70000868 0x0d4>, /* Pad control registers */ 453*4882a593Smuzhiyun <0x70003000 0x3e4>; /* Mux registers */ 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun /* 457*4882a593Smuzhiyun * There are two serial driver i.e. 8250 based simple serial 458*4882a593Smuzhiyun * driver and APB DMA based serial driver for higher baudrate 459*4882a593Smuzhiyun * and performace. To enable the 8250 based driver, the compatible 460*4882a593Smuzhiyun * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable 461*4882a593Smuzhiyun * the APB DMA based serial driver, the compatible is 462*4882a593Smuzhiyun * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart". 463*4882a593Smuzhiyun */ 464*4882a593Smuzhiyun uarta: serial@70006000 { 465*4882a593Smuzhiyun compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; 466*4882a593Smuzhiyun reg = <0x70006000 0x40>; 467*4882a593Smuzhiyun reg-shift = <2>; 468*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 469*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_UARTA>; 470*4882a593Smuzhiyun resets = <&tegra_car 6>; 471*4882a593Smuzhiyun reset-names = "serial"; 472*4882a593Smuzhiyun dmas = <&apbdma 8>, <&apbdma 8>; 473*4882a593Smuzhiyun dma-names = "rx", "tx"; 474*4882a593Smuzhiyun status = "disabled"; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun uartb: serial@70006040 { 478*4882a593Smuzhiyun compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; 479*4882a593Smuzhiyun reg = <0x70006040 0x40>; 480*4882a593Smuzhiyun reg-shift = <2>; 481*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 482*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_UARTB>; 483*4882a593Smuzhiyun resets = <&tegra_car 7>; 484*4882a593Smuzhiyun reset-names = "serial"; 485*4882a593Smuzhiyun dmas = <&apbdma 9>, <&apbdma 9>; 486*4882a593Smuzhiyun dma-names = "rx", "tx"; 487*4882a593Smuzhiyun status = "disabled"; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun uartc: serial@70006200 { 491*4882a593Smuzhiyun compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; 492*4882a593Smuzhiyun reg = <0x70006200 0x100>; 493*4882a593Smuzhiyun reg-shift = <2>; 494*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 495*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_UARTC>; 496*4882a593Smuzhiyun resets = <&tegra_car 55>; 497*4882a593Smuzhiyun reset-names = "serial"; 498*4882a593Smuzhiyun dmas = <&apbdma 10>, <&apbdma 10>; 499*4882a593Smuzhiyun dma-names = "rx", "tx"; 500*4882a593Smuzhiyun status = "disabled"; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun uartd: serial@70006300 { 504*4882a593Smuzhiyun compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; 505*4882a593Smuzhiyun reg = <0x70006300 0x100>; 506*4882a593Smuzhiyun reg-shift = <2>; 507*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 508*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_UARTD>; 509*4882a593Smuzhiyun resets = <&tegra_car 65>; 510*4882a593Smuzhiyun reset-names = "serial"; 511*4882a593Smuzhiyun dmas = <&apbdma 19>, <&apbdma 19>; 512*4882a593Smuzhiyun dma-names = "rx", "tx"; 513*4882a593Smuzhiyun status = "disabled"; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun uarte: serial@70006400 { 517*4882a593Smuzhiyun compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; 518*4882a593Smuzhiyun reg = <0x70006400 0x100>; 519*4882a593Smuzhiyun reg-shift = <2>; 520*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 521*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_UARTE>; 522*4882a593Smuzhiyun resets = <&tegra_car 66>; 523*4882a593Smuzhiyun reset-names = "serial"; 524*4882a593Smuzhiyun dmas = <&apbdma 20>, <&apbdma 20>; 525*4882a593Smuzhiyun dma-names = "rx", "tx"; 526*4882a593Smuzhiyun status = "disabled"; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun gmi@70009000 { 530*4882a593Smuzhiyun compatible = "nvidia,tegra30-gmi"; 531*4882a593Smuzhiyun reg = <0x70009000 0x1000>; 532*4882a593Smuzhiyun #address-cells = <2>; 533*4882a593Smuzhiyun #size-cells = <1>; 534*4882a593Smuzhiyun ranges = <0 0 0x48000000 0x7ffffff>; 535*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_NOR>; 536*4882a593Smuzhiyun clock-names = "gmi"; 537*4882a593Smuzhiyun resets = <&tegra_car 42>; 538*4882a593Smuzhiyun reset-names = "gmi"; 539*4882a593Smuzhiyun status = "disabled"; 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun pwm: pwm@7000a000 { 543*4882a593Smuzhiyun compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm"; 544*4882a593Smuzhiyun reg = <0x7000a000 0x100>; 545*4882a593Smuzhiyun #pwm-cells = <2>; 546*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_PWM>; 547*4882a593Smuzhiyun resets = <&tegra_car 17>; 548*4882a593Smuzhiyun reset-names = "pwm"; 549*4882a593Smuzhiyun status = "disabled"; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun rtc@7000e000 { 553*4882a593Smuzhiyun compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc"; 554*4882a593Smuzhiyun reg = <0x7000e000 0x100>; 555*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 556*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_RTC>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun i2c@7000c000 { 560*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; 561*4882a593Smuzhiyun reg = <0x7000c000 0x100>; 562*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 563*4882a593Smuzhiyun #address-cells = <1>; 564*4882a593Smuzhiyun #size-cells = <0>; 565*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2C1>, 566*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; 567*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 568*4882a593Smuzhiyun resets = <&tegra_car 12>; 569*4882a593Smuzhiyun reset-names = "i2c"; 570*4882a593Smuzhiyun dmas = <&apbdma 21>, <&apbdma 21>; 571*4882a593Smuzhiyun dma-names = "rx", "tx"; 572*4882a593Smuzhiyun status = "disabled"; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun i2c@7000c400 { 576*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; 577*4882a593Smuzhiyun reg = <0x7000c400 0x100>; 578*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 579*4882a593Smuzhiyun #address-cells = <1>; 580*4882a593Smuzhiyun #size-cells = <0>; 581*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2C2>, 582*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; 583*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 584*4882a593Smuzhiyun resets = <&tegra_car 54>; 585*4882a593Smuzhiyun reset-names = "i2c"; 586*4882a593Smuzhiyun dmas = <&apbdma 22>, <&apbdma 22>; 587*4882a593Smuzhiyun dma-names = "rx", "tx"; 588*4882a593Smuzhiyun status = "disabled"; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun i2c@7000c500 { 592*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; 593*4882a593Smuzhiyun reg = <0x7000c500 0x100>; 594*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 595*4882a593Smuzhiyun #address-cells = <1>; 596*4882a593Smuzhiyun #size-cells = <0>; 597*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2C3>, 598*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; 599*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 600*4882a593Smuzhiyun resets = <&tegra_car 67>; 601*4882a593Smuzhiyun reset-names = "i2c"; 602*4882a593Smuzhiyun dmas = <&apbdma 23>, <&apbdma 23>; 603*4882a593Smuzhiyun dma-names = "rx", "tx"; 604*4882a593Smuzhiyun status = "disabled"; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun i2c@7000c700 { 608*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; 609*4882a593Smuzhiyun reg = <0x7000c700 0x100>; 610*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 611*4882a593Smuzhiyun #address-cells = <1>; 612*4882a593Smuzhiyun #size-cells = <0>; 613*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2C4>, 614*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; 615*4882a593Smuzhiyun resets = <&tegra_car 103>; 616*4882a593Smuzhiyun reset-names = "i2c"; 617*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 618*4882a593Smuzhiyun dmas = <&apbdma 26>, <&apbdma 26>; 619*4882a593Smuzhiyun dma-names = "rx", "tx"; 620*4882a593Smuzhiyun status = "disabled"; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun i2c@7000d000 { 624*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; 625*4882a593Smuzhiyun reg = <0x7000d000 0x100>; 626*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 627*4882a593Smuzhiyun #address-cells = <1>; 628*4882a593Smuzhiyun #size-cells = <0>; 629*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2C5>, 630*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; 631*4882a593Smuzhiyun clock-names = "div-clk", "fast-clk"; 632*4882a593Smuzhiyun resets = <&tegra_car 47>; 633*4882a593Smuzhiyun reset-names = "i2c"; 634*4882a593Smuzhiyun dmas = <&apbdma 24>, <&apbdma 24>; 635*4882a593Smuzhiyun dma-names = "rx", "tx"; 636*4882a593Smuzhiyun status = "disabled"; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun spi@7000d400 { 640*4882a593Smuzhiyun compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; 641*4882a593Smuzhiyun reg = <0x7000d400 0x200>; 642*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 643*4882a593Smuzhiyun #address-cells = <1>; 644*4882a593Smuzhiyun #size-cells = <0>; 645*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SBC1>; 646*4882a593Smuzhiyun resets = <&tegra_car 41>; 647*4882a593Smuzhiyun reset-names = "spi"; 648*4882a593Smuzhiyun dmas = <&apbdma 15>, <&apbdma 15>; 649*4882a593Smuzhiyun dma-names = "rx", "tx"; 650*4882a593Smuzhiyun status = "disabled"; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun spi@7000d600 { 654*4882a593Smuzhiyun compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; 655*4882a593Smuzhiyun reg = <0x7000d600 0x200>; 656*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 657*4882a593Smuzhiyun #address-cells = <1>; 658*4882a593Smuzhiyun #size-cells = <0>; 659*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SBC2>; 660*4882a593Smuzhiyun resets = <&tegra_car 44>; 661*4882a593Smuzhiyun reset-names = "spi"; 662*4882a593Smuzhiyun dmas = <&apbdma 16>, <&apbdma 16>; 663*4882a593Smuzhiyun dma-names = "rx", "tx"; 664*4882a593Smuzhiyun status = "disabled"; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun spi@7000d800 { 668*4882a593Smuzhiyun compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; 669*4882a593Smuzhiyun reg = <0x7000d800 0x200>; 670*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 671*4882a593Smuzhiyun #address-cells = <1>; 672*4882a593Smuzhiyun #size-cells = <0>; 673*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SBC3>; 674*4882a593Smuzhiyun resets = <&tegra_car 46>; 675*4882a593Smuzhiyun reset-names = "spi"; 676*4882a593Smuzhiyun dmas = <&apbdma 17>, <&apbdma 17>; 677*4882a593Smuzhiyun dma-names = "rx", "tx"; 678*4882a593Smuzhiyun status = "disabled"; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun spi@7000da00 { 682*4882a593Smuzhiyun compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; 683*4882a593Smuzhiyun reg = <0x7000da00 0x200>; 684*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 685*4882a593Smuzhiyun #address-cells = <1>; 686*4882a593Smuzhiyun #size-cells = <0>; 687*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SBC4>; 688*4882a593Smuzhiyun resets = <&tegra_car 68>; 689*4882a593Smuzhiyun reset-names = "spi"; 690*4882a593Smuzhiyun dmas = <&apbdma 18>, <&apbdma 18>; 691*4882a593Smuzhiyun dma-names = "rx", "tx"; 692*4882a593Smuzhiyun status = "disabled"; 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun spi@7000dc00 { 696*4882a593Smuzhiyun compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; 697*4882a593Smuzhiyun reg = <0x7000dc00 0x200>; 698*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 699*4882a593Smuzhiyun #address-cells = <1>; 700*4882a593Smuzhiyun #size-cells = <0>; 701*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SBC5>; 702*4882a593Smuzhiyun resets = <&tegra_car 104>; 703*4882a593Smuzhiyun reset-names = "spi"; 704*4882a593Smuzhiyun dmas = <&apbdma 27>, <&apbdma 27>; 705*4882a593Smuzhiyun dma-names = "rx", "tx"; 706*4882a593Smuzhiyun status = "disabled"; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun spi@7000de00 { 710*4882a593Smuzhiyun compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; 711*4882a593Smuzhiyun reg = <0x7000de00 0x200>; 712*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 713*4882a593Smuzhiyun #address-cells = <1>; 714*4882a593Smuzhiyun #size-cells = <0>; 715*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SBC6>; 716*4882a593Smuzhiyun resets = <&tegra_car 106>; 717*4882a593Smuzhiyun reset-names = "spi"; 718*4882a593Smuzhiyun dmas = <&apbdma 28>, <&apbdma 28>; 719*4882a593Smuzhiyun dma-names = "rx", "tx"; 720*4882a593Smuzhiyun status = "disabled"; 721*4882a593Smuzhiyun }; 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun kbc@7000e200 { 724*4882a593Smuzhiyun compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc"; 725*4882a593Smuzhiyun reg = <0x7000e200 0x100>; 726*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 727*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_KBC>; 728*4882a593Smuzhiyun resets = <&tegra_car 36>; 729*4882a593Smuzhiyun reset-names = "kbc"; 730*4882a593Smuzhiyun status = "disabled"; 731*4882a593Smuzhiyun }; 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun tegra_pmc: pmc@7000e400 { 734*4882a593Smuzhiyun compatible = "nvidia,tegra30-pmc"; 735*4882a593Smuzhiyun reg = <0x7000e400 0x400>; 736*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>; 737*4882a593Smuzhiyun clock-names = "pclk", "clk32k_in"; 738*4882a593Smuzhiyun #clock-cells = <1>; 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun mc: memory-controller@7000f000 { 742*4882a593Smuzhiyun compatible = "nvidia,tegra30-mc"; 743*4882a593Smuzhiyun reg = <0x7000f000 0x400>; 744*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_MC>; 745*4882a593Smuzhiyun clock-names = "mc"; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun #iommu-cells = <1>; 750*4882a593Smuzhiyun #reset-cells = <1>; 751*4882a593Smuzhiyun }; 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun memory-controller@7000f400 { 754*4882a593Smuzhiyun compatible = "nvidia,tegra30-emc"; 755*4882a593Smuzhiyun reg = <0x7000f400 0x400>; 756*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 757*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_EMC>; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun nvidia,memory-controller = <&mc>; 760*4882a593Smuzhiyun }; 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun fuse@7000f800 { 763*4882a593Smuzhiyun compatible = "nvidia,tegra30-efuse"; 764*4882a593Smuzhiyun reg = <0x7000f800 0x400>; 765*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_FUSE>; 766*4882a593Smuzhiyun clock-names = "fuse"; 767*4882a593Smuzhiyun resets = <&tegra_car 39>; 768*4882a593Smuzhiyun reset-names = "fuse"; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun hda@70030000 { 772*4882a593Smuzhiyun compatible = "nvidia,tegra30-hda"; 773*4882a593Smuzhiyun reg = <0x70030000 0x10000>; 774*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 775*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_HDA>, 776*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_HDA2HDMI>, 777*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_HDA2CODEC_2X>; 778*4882a593Smuzhiyun clock-names = "hda", "hda2hdmi", "hda2codec_2x"; 779*4882a593Smuzhiyun resets = <&tegra_car 125>, /* hda */ 780*4882a593Smuzhiyun <&tegra_car 128>, /* hda2hdmi */ 781*4882a593Smuzhiyun <&tegra_car 111>; /* hda2codec_2x */ 782*4882a593Smuzhiyun reset-names = "hda", "hda2hdmi", "hda2codec_2x"; 783*4882a593Smuzhiyun status = "disabled"; 784*4882a593Smuzhiyun }; 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun ahub@70080000 { 787*4882a593Smuzhiyun compatible = "nvidia,tegra30-ahub"; 788*4882a593Smuzhiyun reg = <0x70080000 0x200>, 789*4882a593Smuzhiyun <0x70080200 0x100>; 790*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 791*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>, 792*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_APBIF>; 793*4882a593Smuzhiyun clock-names = "d_audio", "apbif"; 794*4882a593Smuzhiyun resets = <&tegra_car 106>, /* d_audio */ 795*4882a593Smuzhiyun <&tegra_car 107>, /* apbif */ 796*4882a593Smuzhiyun <&tegra_car 30>, /* i2s0 */ 797*4882a593Smuzhiyun <&tegra_car 11>, /* i2s1 */ 798*4882a593Smuzhiyun <&tegra_car 18>, /* i2s2 */ 799*4882a593Smuzhiyun <&tegra_car 101>, /* i2s3 */ 800*4882a593Smuzhiyun <&tegra_car 102>, /* i2s4 */ 801*4882a593Smuzhiyun <&tegra_car 108>, /* dam0 */ 802*4882a593Smuzhiyun <&tegra_car 109>, /* dam1 */ 803*4882a593Smuzhiyun <&tegra_car 110>, /* dam2 */ 804*4882a593Smuzhiyun <&tegra_car 10>; /* spdif */ 805*4882a593Smuzhiyun reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2", 806*4882a593Smuzhiyun "i2s3", "i2s4", "dam0", "dam1", "dam2", 807*4882a593Smuzhiyun "spdif"; 808*4882a593Smuzhiyun dmas = <&apbdma 1>, <&apbdma 1>, 809*4882a593Smuzhiyun <&apbdma 2>, <&apbdma 2>, 810*4882a593Smuzhiyun <&apbdma 3>, <&apbdma 3>, 811*4882a593Smuzhiyun <&apbdma 4>, <&apbdma 4>; 812*4882a593Smuzhiyun dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2", 813*4882a593Smuzhiyun "rx3", "tx3"; 814*4882a593Smuzhiyun ranges; 815*4882a593Smuzhiyun #address-cells = <1>; 816*4882a593Smuzhiyun #size-cells = <1>; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun tegra_i2s0: i2s@70080300 { 819*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2s"; 820*4882a593Smuzhiyun reg = <0x70080300 0x100>; 821*4882a593Smuzhiyun nvidia,ahub-cif-ids = <4 4>; 822*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2S0>; 823*4882a593Smuzhiyun resets = <&tegra_car 30>; 824*4882a593Smuzhiyun reset-names = "i2s"; 825*4882a593Smuzhiyun status = "disabled"; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun tegra_i2s1: i2s@70080400 { 829*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2s"; 830*4882a593Smuzhiyun reg = <0x70080400 0x100>; 831*4882a593Smuzhiyun nvidia,ahub-cif-ids = <5 5>; 832*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2S1>; 833*4882a593Smuzhiyun resets = <&tegra_car 11>; 834*4882a593Smuzhiyun reset-names = "i2s"; 835*4882a593Smuzhiyun status = "disabled"; 836*4882a593Smuzhiyun }; 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun tegra_i2s2: i2s@70080500 { 839*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2s"; 840*4882a593Smuzhiyun reg = <0x70080500 0x100>; 841*4882a593Smuzhiyun nvidia,ahub-cif-ids = <6 6>; 842*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2S2>; 843*4882a593Smuzhiyun resets = <&tegra_car 18>; 844*4882a593Smuzhiyun reset-names = "i2s"; 845*4882a593Smuzhiyun status = "disabled"; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun tegra_i2s3: i2s@70080600 { 849*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2s"; 850*4882a593Smuzhiyun reg = <0x70080600 0x100>; 851*4882a593Smuzhiyun nvidia,ahub-cif-ids = <7 7>; 852*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2S3>; 853*4882a593Smuzhiyun resets = <&tegra_car 101>; 854*4882a593Smuzhiyun reset-names = "i2s"; 855*4882a593Smuzhiyun status = "disabled"; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun tegra_i2s4: i2s@70080700 { 859*4882a593Smuzhiyun compatible = "nvidia,tegra30-i2s"; 860*4882a593Smuzhiyun reg = <0x70080700 0x100>; 861*4882a593Smuzhiyun nvidia,ahub-cif-ids = <8 8>; 862*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_I2S4>; 863*4882a593Smuzhiyun resets = <&tegra_car 102>; 864*4882a593Smuzhiyun reset-names = "i2s"; 865*4882a593Smuzhiyun status = "disabled"; 866*4882a593Smuzhiyun }; 867*4882a593Smuzhiyun }; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun mmc@78000000 { 870*4882a593Smuzhiyun compatible = "nvidia,tegra30-sdhci"; 871*4882a593Smuzhiyun reg = <0x78000000 0x200>; 872*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 873*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SDMMC1>; 874*4882a593Smuzhiyun clock-names = "sdhci"; 875*4882a593Smuzhiyun resets = <&tegra_car 14>; 876*4882a593Smuzhiyun reset-names = "sdhci"; 877*4882a593Smuzhiyun status = "disabled"; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun mmc@78000200 { 881*4882a593Smuzhiyun compatible = "nvidia,tegra30-sdhci"; 882*4882a593Smuzhiyun reg = <0x78000200 0x200>; 883*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 884*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SDMMC2>; 885*4882a593Smuzhiyun clock-names = "sdhci"; 886*4882a593Smuzhiyun resets = <&tegra_car 9>; 887*4882a593Smuzhiyun reset-names = "sdhci"; 888*4882a593Smuzhiyun status = "disabled"; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun mmc@78000400 { 892*4882a593Smuzhiyun compatible = "nvidia,tegra30-sdhci"; 893*4882a593Smuzhiyun reg = <0x78000400 0x200>; 894*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 895*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SDMMC3>; 896*4882a593Smuzhiyun clock-names = "sdhci"; 897*4882a593Smuzhiyun resets = <&tegra_car 69>; 898*4882a593Smuzhiyun reset-names = "sdhci"; 899*4882a593Smuzhiyun status = "disabled"; 900*4882a593Smuzhiyun }; 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun mmc@78000600 { 903*4882a593Smuzhiyun compatible = "nvidia,tegra30-sdhci"; 904*4882a593Smuzhiyun reg = <0x78000600 0x200>; 905*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 906*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_SDMMC4>; 907*4882a593Smuzhiyun clock-names = "sdhci"; 908*4882a593Smuzhiyun resets = <&tegra_car 15>; 909*4882a593Smuzhiyun reset-names = "sdhci"; 910*4882a593Smuzhiyun status = "disabled"; 911*4882a593Smuzhiyun }; 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun usb@7d000000 { 914*4882a593Smuzhiyun compatible = "nvidia,tegra30-ehci", "usb-ehci"; 915*4882a593Smuzhiyun reg = <0x7d000000 0x4000>; 916*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 917*4882a593Smuzhiyun phy_type = "utmi"; 918*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_USBD>; 919*4882a593Smuzhiyun resets = <&tegra_car 22>; 920*4882a593Smuzhiyun reset-names = "usb"; 921*4882a593Smuzhiyun nvidia,needs-double-reset; 922*4882a593Smuzhiyun nvidia,phy = <&phy1>; 923*4882a593Smuzhiyun status = "disabled"; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun phy1: usb-phy@7d000000 { 927*4882a593Smuzhiyun compatible = "nvidia,tegra30-usb-phy"; 928*4882a593Smuzhiyun reg = <0x7d000000 0x4000>, 929*4882a593Smuzhiyun <0x7d000000 0x4000>; 930*4882a593Smuzhiyun phy_type = "utmi"; 931*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_USBD>, 932*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_U>, 933*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_USBD>; 934*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 935*4882a593Smuzhiyun resets = <&tegra_car 22>, <&tegra_car 22>; 936*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 937*4882a593Smuzhiyun #phy-cells = <0>; 938*4882a593Smuzhiyun nvidia,hssync-start-delay = <9>; 939*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 940*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 941*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 942*4882a593Smuzhiyun nvidia,xcvr-setup = <51>; 943*4882a593Smuzhiyun nvidia,xcvr-setup-use-fuses; 944*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <1>; 945*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <1>; 946*4882a593Smuzhiyun nvidia,xcvr-hsslew = <32>; 947*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 948*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 949*4882a593Smuzhiyun nvidia,has-utmi-pad-registers; 950*4882a593Smuzhiyun status = "disabled"; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun usb@7d004000 { 954*4882a593Smuzhiyun compatible = "nvidia,tegra30-ehci", "usb-ehci"; 955*4882a593Smuzhiyun reg = <0x7d004000 0x4000>; 956*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 957*4882a593Smuzhiyun phy_type = "utmi"; 958*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_USB2>; 959*4882a593Smuzhiyun resets = <&tegra_car 58>; 960*4882a593Smuzhiyun reset-names = "usb"; 961*4882a593Smuzhiyun nvidia,phy = <&phy2>; 962*4882a593Smuzhiyun status = "disabled"; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun phy2: usb-phy@7d004000 { 966*4882a593Smuzhiyun compatible = "nvidia,tegra30-usb-phy"; 967*4882a593Smuzhiyun reg = <0x7d004000 0x4000>, 968*4882a593Smuzhiyun <0x7d000000 0x4000>; 969*4882a593Smuzhiyun phy_type = "utmi"; 970*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_USB2>, 971*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_U>, 972*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_USBD>; 973*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 974*4882a593Smuzhiyun resets = <&tegra_car 58>, <&tegra_car 22>; 975*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 976*4882a593Smuzhiyun #phy-cells = <0>; 977*4882a593Smuzhiyun nvidia,hssync-start-delay = <9>; 978*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 979*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 980*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 981*4882a593Smuzhiyun nvidia,xcvr-setup = <51>; 982*4882a593Smuzhiyun nvidia,xcvr-setup-use-fuses; 983*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <2>; 984*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <2>; 985*4882a593Smuzhiyun nvidia,xcvr-hsslew = <32>; 986*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 987*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 988*4882a593Smuzhiyun status = "disabled"; 989*4882a593Smuzhiyun }; 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun usb@7d008000 { 992*4882a593Smuzhiyun compatible = "nvidia,tegra30-ehci", "usb-ehci"; 993*4882a593Smuzhiyun reg = <0x7d008000 0x4000>; 994*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 995*4882a593Smuzhiyun phy_type = "utmi"; 996*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_USB3>; 997*4882a593Smuzhiyun resets = <&tegra_car 59>; 998*4882a593Smuzhiyun reset-names = "usb"; 999*4882a593Smuzhiyun nvidia,phy = <&phy3>; 1000*4882a593Smuzhiyun status = "disabled"; 1001*4882a593Smuzhiyun }; 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun phy3: usb-phy@7d008000 { 1004*4882a593Smuzhiyun compatible = "nvidia,tegra30-usb-phy"; 1005*4882a593Smuzhiyun reg = <0x7d008000 0x4000>, 1006*4882a593Smuzhiyun <0x7d000000 0x4000>; 1007*4882a593Smuzhiyun phy_type = "utmi"; 1008*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_USB3>, 1009*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_U>, 1010*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_USBD>; 1011*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 1012*4882a593Smuzhiyun resets = <&tegra_car 59>, <&tegra_car 22>; 1013*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 1014*4882a593Smuzhiyun #phy-cells = <0>; 1015*4882a593Smuzhiyun nvidia,hssync-start-delay = <0>; 1016*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 1017*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 1018*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 1019*4882a593Smuzhiyun nvidia,xcvr-setup = <51>; 1020*4882a593Smuzhiyun nvidia,xcvr-setup-use-fuses; 1021*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <2>; 1022*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <2>; 1023*4882a593Smuzhiyun nvidia,xcvr-hsslew = <32>; 1024*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 1025*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 1026*4882a593Smuzhiyun status = "disabled"; 1027*4882a593Smuzhiyun }; 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun cpus { 1030*4882a593Smuzhiyun #address-cells = <1>; 1031*4882a593Smuzhiyun #size-cells = <0>; 1032*4882a593Smuzhiyun 1033*4882a593Smuzhiyun cpu@0 { 1034*4882a593Smuzhiyun device_type = "cpu"; 1035*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 1036*4882a593Smuzhiyun reg = <0>; 1037*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_CCLK_G>; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun cpu@1 { 1041*4882a593Smuzhiyun device_type = "cpu"; 1042*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 1043*4882a593Smuzhiyun reg = <1>; 1044*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_CCLK_G>; 1045*4882a593Smuzhiyun }; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun cpu@2 { 1048*4882a593Smuzhiyun device_type = "cpu"; 1049*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 1050*4882a593Smuzhiyun reg = <2>; 1051*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_CCLK_G>; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun cpu@3 { 1055*4882a593Smuzhiyun device_type = "cpu"; 1056*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 1057*4882a593Smuzhiyun reg = <3>; 1058*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_CCLK_G>; 1059*4882a593Smuzhiyun }; 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun pmu { 1063*4882a593Smuzhiyun compatible = "arm,cortex-a9-pmu"; 1064*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>, 1065*4882a593Smuzhiyun <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 1066*4882a593Smuzhiyun <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 1067*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; 1068*4882a593Smuzhiyun interrupt-affinity = <&{/cpus/cpu@0}>, 1069*4882a593Smuzhiyun <&{/cpus/cpu@1}>, 1070*4882a593Smuzhiyun <&{/cpus/cpu@2}>, 1071*4882a593Smuzhiyun <&{/cpus/cpu@3}>; 1072*4882a593Smuzhiyun }; 1073*4882a593Smuzhiyun}; 1074