1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 OR MIT 2*4882a593Smuzhiyun#include "tegra30.dtsi" 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun/* 5*4882a593Smuzhiyun * Toradex Apalis T30 Module Device Tree 6*4882a593Smuzhiyun * Compatible for Revisions 1GB: V1.1A, V1.1B; 1GB IT: V1.1A, V1.1B; 7*4882a593Smuzhiyun * 2GB: V1.1A, V1.1B 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun memory@80000000 { 11*4882a593Smuzhiyun reg = <0x80000000 0x40000000>; 12*4882a593Smuzhiyun }; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun pcie@3000 { 15*4882a593Smuzhiyun status = "okay"; 16*4882a593Smuzhiyun avdd-pexa-supply = <&vdd2_reg>; 17*4882a593Smuzhiyun avdd-pexb-supply = <&vdd2_reg>; 18*4882a593Smuzhiyun avdd-pex-pll-supply = <&vdd2_reg>; 19*4882a593Smuzhiyun avdd-plle-supply = <&ldo6_reg>; 20*4882a593Smuzhiyun hvdd-pex-supply = <®_module_3v3>; 21*4882a593Smuzhiyun vddio-pex-ctl-supply = <®_module_3v3>; 22*4882a593Smuzhiyun vdd-pexa-supply = <&vdd2_reg>; 23*4882a593Smuzhiyun vdd-pexb-supply = <&vdd2_reg>; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Apalis type specific */ 26*4882a593Smuzhiyun pci@1,0 { 27*4882a593Smuzhiyun nvidia,num-lanes = <4>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* Apalis PCIe */ 31*4882a593Smuzhiyun pci@2,0 { 32*4882a593Smuzhiyun nvidia,num-lanes = <1>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* I210/I211 Gigabit Ethernet Controller (on-module) */ 36*4882a593Smuzhiyun pci@3,0 { 37*4882a593Smuzhiyun status = "okay"; 38*4882a593Smuzhiyun nvidia,num-lanes = <1>; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun ethernet@0,0 { 41*4882a593Smuzhiyun reg = <0 0 0 0 0>; 42*4882a593Smuzhiyun local-mac-address = [00 00 00 00 00 00]; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun host1x@50000000 { 48*4882a593Smuzhiyun hdmi@54280000 { 49*4882a593Smuzhiyun nvidia,ddc-i2c-bus = <&hdmi_ddc>; 50*4882a593Smuzhiyun nvidia,hpd-gpio = 51*4882a593Smuzhiyun <&gpio TEGRA_GPIO(N, 7) GPIO_ACTIVE_HIGH>; 52*4882a593Smuzhiyun pll-supply = <®_1v8_avdd_hdmi_pll>; 53*4882a593Smuzhiyun vdd-supply = <®_3v3_avdd_hdmi>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun pinmux@70000868 { 58*4882a593Smuzhiyun pinctrl-names = "default"; 59*4882a593Smuzhiyun pinctrl-0 = <&state_default>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun state_default: pinmux { 62*4882a593Smuzhiyun /* Analogue Audio (On-module) */ 63*4882a593Smuzhiyun clk1-out-pw4 { 64*4882a593Smuzhiyun nvidia,pins = "clk1_out_pw4"; 65*4882a593Smuzhiyun nvidia,function = "extperiph1"; 66*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 67*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 68*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun dap3-fs-pp0 { 71*4882a593Smuzhiyun nvidia,pins = "dap3_fs_pp0", 72*4882a593Smuzhiyun "dap3_sclk_pp3", 73*4882a593Smuzhiyun "dap3_din_pp1", 74*4882a593Smuzhiyun "dap3_dout_pp2"; 75*4882a593Smuzhiyun nvidia,function = "i2s2"; 76*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 77*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* Apalis BKL1_ON */ 81*4882a593Smuzhiyun pv2 { 82*4882a593Smuzhiyun nvidia,pins = "pv2"; 83*4882a593Smuzhiyun nvidia,function = "rsvd4"; 84*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 85*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 86*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* Apalis BKL1_PWM */ 90*4882a593Smuzhiyun uart3-rts-n-pc0 { 91*4882a593Smuzhiyun nvidia,pins = "uart3_rts_n_pc0"; 92*4882a593Smuzhiyun nvidia,function = "pwm0"; 93*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 94*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 95*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun /* BKL1_PWM_EN#, disable TPS65911 PMIC PWM backlight */ 98*4882a593Smuzhiyun uart3-cts-n-pa1 { 99*4882a593Smuzhiyun nvidia,pins = "uart3_cts_n_pa1"; 100*4882a593Smuzhiyun nvidia,function = "rsvd2"; 101*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_UP>; 102*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 103*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Apalis CAN1 on SPI6 */ 107*4882a593Smuzhiyun spi2-cs0-n-px3 { 108*4882a593Smuzhiyun nvidia,pins = "spi2_cs0_n_px3", 109*4882a593Smuzhiyun "spi2_miso_px1", 110*4882a593Smuzhiyun "spi2_mosi_px0", 111*4882a593Smuzhiyun "spi2_sck_px2"; 112*4882a593Smuzhiyun nvidia,function = "spi6"; 113*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 114*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun /* CAN_INT1 */ 117*4882a593Smuzhiyun spi2-cs1-n-pw2 { 118*4882a593Smuzhiyun nvidia,pins = "spi2_cs1_n_pw2"; 119*4882a593Smuzhiyun nvidia,function = "spi3"; 120*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 121*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 122*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* Apalis CAN2 on SPI4 */ 126*4882a593Smuzhiyun gmi-a16-pj7 { 127*4882a593Smuzhiyun nvidia,pins = "gmi_a16_pj7", 128*4882a593Smuzhiyun "gmi_a17_pb0", 129*4882a593Smuzhiyun "gmi_a18_pb1", 130*4882a593Smuzhiyun "gmi_a19_pk7"; 131*4882a593Smuzhiyun nvidia,function = "spi4"; 132*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 133*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 134*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun /* CAN_INT2 */ 137*4882a593Smuzhiyun spi2-cs2-n-pw3 { 138*4882a593Smuzhiyun nvidia,pins = "spi2_cs2_n_pw3"; 139*4882a593Smuzhiyun nvidia,function = "spi3"; 140*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 141*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 142*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* Apalis Digital Audio */ 146*4882a593Smuzhiyun clk1-req-pee2 { 147*4882a593Smuzhiyun nvidia,pins = "clk1_req_pee2"; 148*4882a593Smuzhiyun nvidia,function = "hda"; 149*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 150*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun clk2-out-pw5 { 153*4882a593Smuzhiyun nvidia,pins = "clk2_out_pw5"; 154*4882a593Smuzhiyun nvidia,function = "extperiph2"; 155*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 156*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 157*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun dap1-fs-pn0 { 160*4882a593Smuzhiyun nvidia,pins = "dap1_fs_pn0", 161*4882a593Smuzhiyun "dap1_din_pn1", 162*4882a593Smuzhiyun "dap1_dout_pn2", 163*4882a593Smuzhiyun "dap1_sclk_pn3"; 164*4882a593Smuzhiyun nvidia,function = "hda"; 165*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 166*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* Apalis GPIO */ 170*4882a593Smuzhiyun kb-col0-pq0 { 171*4882a593Smuzhiyun nvidia,pins = "kb_col0_pq0", 172*4882a593Smuzhiyun "kb_col1_pq1", 173*4882a593Smuzhiyun "kb_row10_ps2", 174*4882a593Smuzhiyun "kb_row11_ps3", 175*4882a593Smuzhiyun "kb_row12_ps4", 176*4882a593Smuzhiyun "kb_row13_ps5", 177*4882a593Smuzhiyun "kb_row14_ps6", 178*4882a593Smuzhiyun "kb_row15_ps7"; 179*4882a593Smuzhiyun nvidia,function = "kbc"; 180*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 181*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 182*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun /* Multiplexed and therefore disabled */ 185*4882a593Smuzhiyun owr { 186*4882a593Smuzhiyun nvidia,pins = "owr"; 187*4882a593Smuzhiyun nvidia,function = "rsvd3"; 188*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 189*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 190*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun /* Apalis HDMI1 */ 194*4882a593Smuzhiyun hdmi-cec-pee3 { 195*4882a593Smuzhiyun nvidia,pins = "hdmi_cec_pee3"; 196*4882a593Smuzhiyun nvidia,function = "cec"; 197*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 198*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 199*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 200*4882a593Smuzhiyun nvidia,open-drain = <TEGRA_PIN_DISABLE>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun hdmi-int-pn7 { 203*4882a593Smuzhiyun nvidia,pins = "hdmi_int_pn7"; 204*4882a593Smuzhiyun nvidia,function = "hdmi"; 205*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 206*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 207*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* Apalis I2C1 */ 211*4882a593Smuzhiyun gen1-i2c-scl-pc4 { 212*4882a593Smuzhiyun nvidia,pins = "gen1_i2c_scl_pc4", 213*4882a593Smuzhiyun "gen1_i2c_sda_pc5"; 214*4882a593Smuzhiyun nvidia,function = "i2c1"; 215*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 216*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 217*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 218*4882a593Smuzhiyun nvidia,open-drain = <TEGRA_PIN_ENABLE>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* Apalis I2C2 (DDC) */ 222*4882a593Smuzhiyun ddc-scl-pv4 { 223*4882a593Smuzhiyun nvidia,pins = "ddc_scl_pv4", 224*4882a593Smuzhiyun "ddc_sda_pv5"; 225*4882a593Smuzhiyun nvidia,function = "i2c4"; 226*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 227*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 228*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* Apalis I2C3 (CAM) */ 232*4882a593Smuzhiyun cam-i2c-scl-pbb1 { 233*4882a593Smuzhiyun nvidia,pins = "cam_i2c_scl_pbb1", 234*4882a593Smuzhiyun "cam_i2c_sda_pbb2"; 235*4882a593Smuzhiyun nvidia,function = "i2c3"; 236*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 237*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 238*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 239*4882a593Smuzhiyun nvidia,open-drain = <TEGRA_PIN_ENABLE>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* Apalis LCD1 */ 243*4882a593Smuzhiyun lcd-d0-pe0 { 244*4882a593Smuzhiyun nvidia,pins = "lcd_d0_pe0", 245*4882a593Smuzhiyun "lcd_d1_pe1", 246*4882a593Smuzhiyun "lcd_d2_pe2", 247*4882a593Smuzhiyun "lcd_d3_pe3", 248*4882a593Smuzhiyun "lcd_d4_pe4", 249*4882a593Smuzhiyun "lcd_d5_pe5", 250*4882a593Smuzhiyun "lcd_d6_pe6", 251*4882a593Smuzhiyun "lcd_d7_pe7", 252*4882a593Smuzhiyun "lcd_d8_pf0", 253*4882a593Smuzhiyun "lcd_d9_pf1", 254*4882a593Smuzhiyun "lcd_d10_pf2", 255*4882a593Smuzhiyun "lcd_d11_pf3", 256*4882a593Smuzhiyun "lcd_d12_pf4", 257*4882a593Smuzhiyun "lcd_d13_pf5", 258*4882a593Smuzhiyun "lcd_d14_pf6", 259*4882a593Smuzhiyun "lcd_d15_pf7", 260*4882a593Smuzhiyun "lcd_d16_pm0", 261*4882a593Smuzhiyun "lcd_d17_pm1", 262*4882a593Smuzhiyun "lcd_d18_pm2", 263*4882a593Smuzhiyun "lcd_d19_pm3", 264*4882a593Smuzhiyun "lcd_d20_pm4", 265*4882a593Smuzhiyun "lcd_d21_pm5", 266*4882a593Smuzhiyun "lcd_d22_pm6", 267*4882a593Smuzhiyun "lcd_d23_pm7", 268*4882a593Smuzhiyun "lcd_de_pj1", 269*4882a593Smuzhiyun "lcd_hsync_pj3", 270*4882a593Smuzhiyun "lcd_pclk_pb3", 271*4882a593Smuzhiyun "lcd_vsync_pj4"; 272*4882a593Smuzhiyun nvidia,function = "displaya"; 273*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 274*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 275*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* Apalis MMC1 */ 279*4882a593Smuzhiyun sdmmc3-clk-pa6 { 280*4882a593Smuzhiyun nvidia,pins = "sdmmc3_clk_pa6"; 281*4882a593Smuzhiyun nvidia,function = "sdmmc3"; 282*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 283*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun sdmmc3-dat0-pb7 { 286*4882a593Smuzhiyun nvidia,pins = "sdmmc3_cmd_pa7", 287*4882a593Smuzhiyun "sdmmc3_dat0_pb7", 288*4882a593Smuzhiyun "sdmmc3_dat1_pb6", 289*4882a593Smuzhiyun "sdmmc3_dat2_pb5", 290*4882a593Smuzhiyun "sdmmc3_dat3_pb4", 291*4882a593Smuzhiyun "sdmmc3_dat4_pd1", 292*4882a593Smuzhiyun "sdmmc3_dat5_pd0", 293*4882a593Smuzhiyun "sdmmc3_dat6_pd3", 294*4882a593Smuzhiyun "sdmmc3_dat7_pd4"; 295*4882a593Smuzhiyun nvidia,function = "sdmmc3"; 296*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_UP>; 297*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun /* Apalis MMC1_CD# */ 300*4882a593Smuzhiyun pv3 { 301*4882a593Smuzhiyun nvidia,pins = "pv3"; 302*4882a593Smuzhiyun nvidia,function = "rsvd2"; 303*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_UP>; 304*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 305*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* Apalis Parallel Camera */ 309*4882a593Smuzhiyun cam-mclk-pcc0 { 310*4882a593Smuzhiyun nvidia,pins = "cam_mclk_pcc0"; 311*4882a593Smuzhiyun nvidia,function = "vi_alt3"; 312*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 313*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 314*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun vi-vsync-pd6 { 317*4882a593Smuzhiyun nvidia,pins = "vi_d0_pt4", 318*4882a593Smuzhiyun "vi_d1_pd5", 319*4882a593Smuzhiyun "vi_d2_pl0", 320*4882a593Smuzhiyun "vi_d3_pl1", 321*4882a593Smuzhiyun "vi_d4_pl2", 322*4882a593Smuzhiyun "vi_d5_pl3", 323*4882a593Smuzhiyun "vi_d6_pl4", 324*4882a593Smuzhiyun "vi_d7_pl5", 325*4882a593Smuzhiyun "vi_d8_pl6", 326*4882a593Smuzhiyun "vi_d9_pl7", 327*4882a593Smuzhiyun "vi_d10_pt2", 328*4882a593Smuzhiyun "vi_d11_pt3", 329*4882a593Smuzhiyun "vi_hsync_pd7", 330*4882a593Smuzhiyun "vi_pclk_pt0", 331*4882a593Smuzhiyun "vi_vsync_pd6"; 332*4882a593Smuzhiyun nvidia,function = "vi"; 333*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 334*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 335*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun /* Multiplexed and therefore disabled */ 338*4882a593Smuzhiyun kb-col2-pq2 { 339*4882a593Smuzhiyun nvidia,pins = "kb_col2_pq2", 340*4882a593Smuzhiyun "kb_col3_pq3", 341*4882a593Smuzhiyun "kb_col4_pq4", 342*4882a593Smuzhiyun "kb_row4_pr4"; 343*4882a593Smuzhiyun nvidia,function = "rsvd4"; 344*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 345*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 346*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun kb-row0-pr0 { 349*4882a593Smuzhiyun nvidia,pins = "kb_row0_pr0", 350*4882a593Smuzhiyun "kb_row1_pr1", 351*4882a593Smuzhiyun "kb_row2_pr2", 352*4882a593Smuzhiyun "kb_row3_pr3"; 353*4882a593Smuzhiyun nvidia,function = "rsvd3"; 354*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 355*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 356*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun kb-row5-pr5 { 359*4882a593Smuzhiyun nvidia,pins = "kb_row5_pr5", 360*4882a593Smuzhiyun "kb_row6_pr6", 361*4882a593Smuzhiyun "kb_row7_pr7"; 362*4882a593Smuzhiyun nvidia,function = "kbc"; 363*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 364*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 365*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun /* 368*4882a593Smuzhiyun * VI level-shifter direction 369*4882a593Smuzhiyun * (pull-down => default direction input) 370*4882a593Smuzhiyun */ 371*4882a593Smuzhiyun vi-mclk-pt1 { 372*4882a593Smuzhiyun nvidia,pins = "vi_mclk_pt1"; 373*4882a593Smuzhiyun nvidia,function = "vi_alt3"; 374*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 375*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 376*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* Apalis PWM1 */ 380*4882a593Smuzhiyun pu6 { 381*4882a593Smuzhiyun nvidia,pins = "pu6"; 382*4882a593Smuzhiyun nvidia,function = "pwm3"; 383*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 384*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /* Apalis PWM2 */ 388*4882a593Smuzhiyun pu5 { 389*4882a593Smuzhiyun nvidia,pins = "pu5"; 390*4882a593Smuzhiyun nvidia,function = "pwm2"; 391*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 392*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* Apalis PWM3 */ 396*4882a593Smuzhiyun pu4 { 397*4882a593Smuzhiyun nvidia,pins = "pu4"; 398*4882a593Smuzhiyun nvidia,function = "pwm1"; 399*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 400*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun /* Apalis PWM4 */ 404*4882a593Smuzhiyun pu3 { 405*4882a593Smuzhiyun nvidia,pins = "pu3"; 406*4882a593Smuzhiyun nvidia,function = "pwm0"; 407*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 408*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun /* Apalis RESET_MOCI# */ 412*4882a593Smuzhiyun gmi-rst-n-pi4 { 413*4882a593Smuzhiyun nvidia,pins = "gmi_rst_n_pi4"; 414*4882a593Smuzhiyun nvidia,function = "gmi"; 415*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 416*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun /* Apalis SATA1_ACT# */ 420*4882a593Smuzhiyun pex-l0-prsnt-n-pdd0 { 421*4882a593Smuzhiyun nvidia,pins = "pex_l0_prsnt_n_pdd0"; 422*4882a593Smuzhiyun nvidia,function = "rsvd3"; 423*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 424*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 425*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* Apalis SD1 */ 429*4882a593Smuzhiyun sdmmc1-clk-pz0 { 430*4882a593Smuzhiyun nvidia,pins = "sdmmc1_clk_pz0"; 431*4882a593Smuzhiyun nvidia,function = "sdmmc1"; 432*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 433*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun sdmmc1-cmd-pz1 { 436*4882a593Smuzhiyun nvidia,pins = "sdmmc1_cmd_pz1", 437*4882a593Smuzhiyun "sdmmc1_dat0_py7", 438*4882a593Smuzhiyun "sdmmc1_dat1_py6", 439*4882a593Smuzhiyun "sdmmc1_dat2_py5", 440*4882a593Smuzhiyun "sdmmc1_dat3_py4"; 441*4882a593Smuzhiyun nvidia,function = "sdmmc1"; 442*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_UP>; 443*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun /* Apalis SD1_CD# */ 446*4882a593Smuzhiyun clk2-req-pcc5 { 447*4882a593Smuzhiyun nvidia,pins = "clk2_req_pcc5"; 448*4882a593Smuzhiyun nvidia,function = "rsvd2"; 449*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_UP>; 450*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 451*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun /* Apalis SPDIF1 */ 455*4882a593Smuzhiyun spdif-out-pk5 { 456*4882a593Smuzhiyun nvidia,pins = "spdif_out_pk5", 457*4882a593Smuzhiyun "spdif_in_pk6"; 458*4882a593Smuzhiyun nvidia,function = "spdif"; 459*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 460*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 461*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* Apalis SPI1 */ 465*4882a593Smuzhiyun spi1-sck-px5 { 466*4882a593Smuzhiyun nvidia,pins = "spi1_sck_px5", 467*4882a593Smuzhiyun "spi1_mosi_px4", 468*4882a593Smuzhiyun "spi1_miso_px7", 469*4882a593Smuzhiyun "spi1_cs0_n_px6"; 470*4882a593Smuzhiyun nvidia,function = "spi1"; 471*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 472*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun /* Apalis SPI2 */ 476*4882a593Smuzhiyun lcd-sck-pz4 { 477*4882a593Smuzhiyun nvidia,pins = "lcd_sck_pz4", 478*4882a593Smuzhiyun "lcd_sdout_pn5", 479*4882a593Smuzhiyun "lcd_sdin_pz2", 480*4882a593Smuzhiyun "lcd_cs0_n_pn4"; 481*4882a593Smuzhiyun nvidia,function = "spi5"; 482*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 483*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* 487*4882a593Smuzhiyun * Apalis TS (Low-speed type specific) 488*4882a593Smuzhiyun * pins may be used as GPIOs 489*4882a593Smuzhiyun */ 490*4882a593Smuzhiyun kb-col5-pq5 { 491*4882a593Smuzhiyun nvidia,pins = "kb_col5_pq5"; 492*4882a593Smuzhiyun nvidia,function = "rsvd4"; 493*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 494*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 495*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun kb-col6-pq6 { 498*4882a593Smuzhiyun nvidia,pins = "kb_col6_pq6", 499*4882a593Smuzhiyun "kb_col7_pq7", 500*4882a593Smuzhiyun "kb_row8_ps0", 501*4882a593Smuzhiyun "kb_row9_ps1"; 502*4882a593Smuzhiyun nvidia,function = "kbc"; 503*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 504*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 505*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun /* Apalis UART1 */ 509*4882a593Smuzhiyun ulpi-data0 { 510*4882a593Smuzhiyun nvidia,pins = "ulpi_data0_po1", 511*4882a593Smuzhiyun "ulpi_data1_po2", 512*4882a593Smuzhiyun "ulpi_data2_po3", 513*4882a593Smuzhiyun "ulpi_data3_po4", 514*4882a593Smuzhiyun "ulpi_data4_po5", 515*4882a593Smuzhiyun "ulpi_data5_po6", 516*4882a593Smuzhiyun "ulpi_data6_po7", 517*4882a593Smuzhiyun "ulpi_data7_po0"; 518*4882a593Smuzhiyun nvidia,function = "uarta"; 519*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 520*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun /* Apalis UART2 */ 524*4882a593Smuzhiyun ulpi-clk-py0 { 525*4882a593Smuzhiyun nvidia,pins = "ulpi_clk_py0", 526*4882a593Smuzhiyun "ulpi_dir_py1", 527*4882a593Smuzhiyun "ulpi_nxt_py2", 528*4882a593Smuzhiyun "ulpi_stp_py3"; 529*4882a593Smuzhiyun nvidia,function = "uartd"; 530*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 531*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* Apalis UART3 */ 535*4882a593Smuzhiyun uart2-rxd-pc3 { 536*4882a593Smuzhiyun nvidia,pins = "uart2_rxd_pc3", 537*4882a593Smuzhiyun "uart2_txd_pc2"; 538*4882a593Smuzhiyun nvidia,function = "uartb"; 539*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 540*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun /* Apalis UART4 */ 544*4882a593Smuzhiyun uart3-rxd-pw7 { 545*4882a593Smuzhiyun nvidia,pins = "uart3_rxd_pw7", 546*4882a593Smuzhiyun "uart3_txd_pw6"; 547*4882a593Smuzhiyun nvidia,function = "uartc"; 548*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 549*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun /* Apalis USBH_EN */ 553*4882a593Smuzhiyun pex-l0-rst-n-pdd1 { 554*4882a593Smuzhiyun nvidia,pins = "pex_l0_rst_n_pdd1"; 555*4882a593Smuzhiyun nvidia,function = "rsvd3"; 556*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 557*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 558*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun /* Apalis USBH_OC# */ 562*4882a593Smuzhiyun pex-l0-clkreq-n-pdd2 { 563*4882a593Smuzhiyun nvidia,pins = "pex_l0_clkreq_n_pdd2"; 564*4882a593Smuzhiyun nvidia,function = "rsvd3"; 565*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 566*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 567*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun /* Apalis USBO1_EN */ 571*4882a593Smuzhiyun gen2-i2c-scl-pt5 { 572*4882a593Smuzhiyun nvidia,pins = "gen2_i2c_scl_pt5"; 573*4882a593Smuzhiyun nvidia,function = "rsvd4"; 574*4882a593Smuzhiyun nvidia,open-drain = <TEGRA_PIN_DISABLE>; 575*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 576*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun /* Apalis USBO1_OC# */ 580*4882a593Smuzhiyun gen2-i2c-sda-pt6 { 581*4882a593Smuzhiyun nvidia,pins = "gen2_i2c_sda_pt6"; 582*4882a593Smuzhiyun nvidia,function = "rsvd4"; 583*4882a593Smuzhiyun nvidia,open-drain = <TEGRA_PIN_DISABLE>; 584*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 585*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 586*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun /* Apalis VGA1 not supported and therefore disabled */ 590*4882a593Smuzhiyun crt-hsync-pv6 { 591*4882a593Smuzhiyun nvidia,pins = "crt_hsync_pv6", 592*4882a593Smuzhiyun "crt_vsync_pv7"; 593*4882a593Smuzhiyun nvidia,function = "rsvd2"; 594*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 595*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 596*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun /* Apalis WAKE1_MICO */ 600*4882a593Smuzhiyun pv1 { 601*4882a593Smuzhiyun nvidia,pins = "pv1"; 602*4882a593Smuzhiyun nvidia,function = "rsvd1"; 603*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 604*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 605*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun /* eMMC (On-module) */ 609*4882a593Smuzhiyun sdmmc4-clk-pcc4 { 610*4882a593Smuzhiyun nvidia,pins = "sdmmc4_clk_pcc4", 611*4882a593Smuzhiyun "sdmmc4_cmd_pt7", 612*4882a593Smuzhiyun "sdmmc4_rst_n_pcc3"; 613*4882a593Smuzhiyun nvidia,function = "sdmmc4"; 614*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 615*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 616*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun sdmmc4-dat0-paa0 { 619*4882a593Smuzhiyun nvidia,pins = "sdmmc4_dat0_paa0", 620*4882a593Smuzhiyun "sdmmc4_dat1_paa1", 621*4882a593Smuzhiyun "sdmmc4_dat2_paa2", 622*4882a593Smuzhiyun "sdmmc4_dat3_paa3", 623*4882a593Smuzhiyun "sdmmc4_dat4_paa4", 624*4882a593Smuzhiyun "sdmmc4_dat5_paa5", 625*4882a593Smuzhiyun "sdmmc4_dat6_paa6", 626*4882a593Smuzhiyun "sdmmc4_dat7_paa7"; 627*4882a593Smuzhiyun nvidia,function = "sdmmc4"; 628*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_UP>; 629*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 630*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun /* EN_+3.3_SDMMC3 */ 634*4882a593Smuzhiyun uart2-cts-n-pj5 { 635*4882a593Smuzhiyun nvidia,pins = "uart2_cts_n_pj5"; 636*4882a593Smuzhiyun nvidia,function = "gmi"; 637*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 638*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 639*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun /* LAN i210/i211 DEV_OFF_N, PE_RST_N (On-module) */ 643*4882a593Smuzhiyun pex-l2-prsnt-n-pdd7 { 644*4882a593Smuzhiyun nvidia,pins = "pex_l2_prsnt_n_pdd7", 645*4882a593Smuzhiyun "pex_l2_rst_n_pcc6"; 646*4882a593Smuzhiyun nvidia,function = "pcie"; 647*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 648*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 649*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun /* LAN i210/i211 PE_WAKE_N, SDP3 (On-module) */ 652*4882a593Smuzhiyun pex-wake-n-pdd3 { 653*4882a593Smuzhiyun nvidia,pins = "pex_wake_n_pdd3", 654*4882a593Smuzhiyun "pex_l2_clkreq_n_pcc7"; 655*4882a593Smuzhiyun nvidia,function = "pcie"; 656*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 657*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 658*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun /* LAN i210/i211 SMB_ALERT_N (On-module) */ 661*4882a593Smuzhiyun sys-clk-req-pz5 { 662*4882a593Smuzhiyun nvidia,pins = "sys_clk_req_pz5"; 663*4882a593Smuzhiyun nvidia,function = "rsvd2"; 664*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 665*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 666*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun /* LVDS Transceiver Configuration */ 670*4882a593Smuzhiyun pbb0 { 671*4882a593Smuzhiyun nvidia,pins = "pbb0", 672*4882a593Smuzhiyun "pbb7", 673*4882a593Smuzhiyun "pcc1", 674*4882a593Smuzhiyun "pcc2"; 675*4882a593Smuzhiyun nvidia,function = "rsvd2"; 676*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 677*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 678*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun pbb3 { 681*4882a593Smuzhiyun nvidia,pins = "pbb3", 682*4882a593Smuzhiyun "pbb4", 683*4882a593Smuzhiyun "pbb5", 684*4882a593Smuzhiyun "pbb6"; 685*4882a593Smuzhiyun nvidia,function = "displayb"; 686*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 687*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 688*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 689*4882a593Smuzhiyun }; 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun /* Not connected and therefore disabled */ 692*4882a593Smuzhiyun clk-32k-out-pa0 { 693*4882a593Smuzhiyun nvidia,pins = "clk3_out_pee0", 694*4882a593Smuzhiyun "clk3_req_pee1", 695*4882a593Smuzhiyun "clk_32k_out_pa0", 696*4882a593Smuzhiyun "dap4_din_pp5", 697*4882a593Smuzhiyun "dap4_dout_pp6", 698*4882a593Smuzhiyun "dap4_fs_pp4", 699*4882a593Smuzhiyun "dap4_sclk_pp7"; 700*4882a593Smuzhiyun nvidia,function = "rsvd2"; 701*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 702*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 703*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun dap2-fs-pa2 { 706*4882a593Smuzhiyun nvidia,pins = "dap2_fs_pa2", 707*4882a593Smuzhiyun "dap2_sclk_pa3", 708*4882a593Smuzhiyun "dap2_din_pa4", 709*4882a593Smuzhiyun "dap2_dout_pa5", 710*4882a593Smuzhiyun "lcd_dc0_pn6", 711*4882a593Smuzhiyun "lcd_m1_pw1", 712*4882a593Smuzhiyun "lcd_pwr1_pc1", 713*4882a593Smuzhiyun "pex_l1_clkreq_n_pdd6", 714*4882a593Smuzhiyun "pex_l1_prsnt_n_pdd4", 715*4882a593Smuzhiyun "pex_l1_rst_n_pdd5"; 716*4882a593Smuzhiyun nvidia,function = "rsvd3"; 717*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 718*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 719*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun gmi-ad0-pg0 { 722*4882a593Smuzhiyun nvidia,pins = "gmi_ad0_pg0", 723*4882a593Smuzhiyun "gmi_ad2_pg2", 724*4882a593Smuzhiyun "gmi_ad3_pg3", 725*4882a593Smuzhiyun "gmi_ad4_pg4", 726*4882a593Smuzhiyun "gmi_ad5_pg5", 727*4882a593Smuzhiyun "gmi_ad6_pg6", 728*4882a593Smuzhiyun "gmi_ad7_pg7", 729*4882a593Smuzhiyun "gmi_ad8_ph0", 730*4882a593Smuzhiyun "gmi_ad9_ph1", 731*4882a593Smuzhiyun "gmi_ad10_ph2", 732*4882a593Smuzhiyun "gmi_ad11_ph3", 733*4882a593Smuzhiyun "gmi_ad12_ph4", 734*4882a593Smuzhiyun "gmi_ad13_ph5", 735*4882a593Smuzhiyun "gmi_ad14_ph6", 736*4882a593Smuzhiyun "gmi_ad15_ph7", 737*4882a593Smuzhiyun "gmi_adv_n_pk0", 738*4882a593Smuzhiyun "gmi_clk_pk1", 739*4882a593Smuzhiyun "gmi_cs4_n_pk2", 740*4882a593Smuzhiyun "gmi_cs2_n_pk3", 741*4882a593Smuzhiyun "gmi_dqs_pi2", 742*4882a593Smuzhiyun "gmi_iordy_pi5", 743*4882a593Smuzhiyun "gmi_oe_n_pi1", 744*4882a593Smuzhiyun "gmi_wait_pi7", 745*4882a593Smuzhiyun "gmi_wr_n_pi0", 746*4882a593Smuzhiyun "lcd_cs1_n_pw0", 747*4882a593Smuzhiyun "pu0", 748*4882a593Smuzhiyun "pu1", 749*4882a593Smuzhiyun "pu2"; 750*4882a593Smuzhiyun nvidia,function = "rsvd4"; 751*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 752*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 753*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun gmi-cs0-n-pj0 { 756*4882a593Smuzhiyun nvidia,pins = "gmi_cs0_n_pj0", 757*4882a593Smuzhiyun "gmi_cs1_n_pj2", 758*4882a593Smuzhiyun "gmi_cs3_n_pk4"; 759*4882a593Smuzhiyun nvidia,function = "rsvd1"; 760*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 761*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 762*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun gmi-cs6-n-pi3 { 765*4882a593Smuzhiyun nvidia,pins = "gmi_cs6_n_pi3"; 766*4882a593Smuzhiyun nvidia,function = "sata"; 767*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 768*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 769*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun gmi-cs7-n-pi6 { 772*4882a593Smuzhiyun nvidia,pins = "gmi_cs7_n_pi6"; 773*4882a593Smuzhiyun nvidia,function = "gmi_alt"; 774*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 775*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 776*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 777*4882a593Smuzhiyun }; 778*4882a593Smuzhiyun lcd-pwr0-pb2 { 779*4882a593Smuzhiyun nvidia,pins = "lcd_pwr0_pb2", 780*4882a593Smuzhiyun "lcd_pwr2_pc6", 781*4882a593Smuzhiyun "lcd_wr_n_pz3"; 782*4882a593Smuzhiyun nvidia,function = "hdcp"; 783*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 784*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 785*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun uart2-rts-n-pj6 { 788*4882a593Smuzhiyun nvidia,pins = "uart2_rts_n_pj6"; 789*4882a593Smuzhiyun nvidia,function = "gmi"; 790*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 791*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 792*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 793*4882a593Smuzhiyun }; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun /* Power I2C (On-module) */ 796*4882a593Smuzhiyun pwr-i2c-scl-pz6 { 797*4882a593Smuzhiyun nvidia,pins = "pwr_i2c_scl_pz6", 798*4882a593Smuzhiyun "pwr_i2c_sda_pz7"; 799*4882a593Smuzhiyun nvidia,function = "i2cpwr"; 800*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 801*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 802*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 803*4882a593Smuzhiyun nvidia,open-drain = <TEGRA_PIN_ENABLE>; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun /* 807*4882a593Smuzhiyun * THERMD_ALERT#, unlatched I2C address pin of LM95245 808*4882a593Smuzhiyun * temperature sensor therefore requires disabling for 809*4882a593Smuzhiyun * now 810*4882a593Smuzhiyun */ 811*4882a593Smuzhiyun lcd-dc1-pd2 { 812*4882a593Smuzhiyun nvidia,pins = "lcd_dc1_pd2"; 813*4882a593Smuzhiyun nvidia,function = "rsvd3"; 814*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_DOWN>; 815*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_ENABLE>; 816*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_DISABLE>; 817*4882a593Smuzhiyun }; 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun /* TOUCH_PEN_INT# (On-module) */ 820*4882a593Smuzhiyun pv0 { 821*4882a593Smuzhiyun nvidia,pins = "pv0"; 822*4882a593Smuzhiyun nvidia,function = "rsvd1"; 823*4882a593Smuzhiyun nvidia,pull = <TEGRA_PIN_PULL_NONE>; 824*4882a593Smuzhiyun nvidia,tristate = <TEGRA_PIN_DISABLE>; 825*4882a593Smuzhiyun nvidia,enable-input = <TEGRA_PIN_ENABLE>; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun }; 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun serial@70006040 { 831*4882a593Smuzhiyun compatible = "nvidia,tegra30-hsuart"; 832*4882a593Smuzhiyun }; 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun serial@70006200 { 835*4882a593Smuzhiyun compatible = "nvidia,tegra30-hsuart"; 836*4882a593Smuzhiyun }; 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun serial@70006300 { 839*4882a593Smuzhiyun compatible = "nvidia,tegra30-hsuart"; 840*4882a593Smuzhiyun }; 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun hdmi_ddc: i2c@7000c700 { 843*4882a593Smuzhiyun clock-frequency = <10000>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun /* 847*4882a593Smuzhiyun * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and 848*4882a593Smuzhiyun * touch screen controller 849*4882a593Smuzhiyun */ 850*4882a593Smuzhiyun i2c@7000d000 { 851*4882a593Smuzhiyun status = "okay"; 852*4882a593Smuzhiyun clock-frequency = <100000>; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun /* SGTL5000 audio codec */ 855*4882a593Smuzhiyun sgtl5000: codec@a { 856*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 857*4882a593Smuzhiyun reg = <0x0a>; 858*4882a593Smuzhiyun #sound-dai-cells = <0>; 859*4882a593Smuzhiyun VDDA-supply = <®_module_3v3_audio>; 860*4882a593Smuzhiyun VDDD-supply = <®_1v8_vio>; 861*4882a593Smuzhiyun VDDIO-supply = <®_module_3v3>; 862*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_EXTERN1>; 863*4882a593Smuzhiyun }; 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun pmic: pmic@2d { 866*4882a593Smuzhiyun compatible = "ti,tps65911"; 867*4882a593Smuzhiyun reg = <0x2d>; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 870*4882a593Smuzhiyun #interrupt-cells = <2>; 871*4882a593Smuzhiyun interrupt-controller; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun ti,system-power-controller; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun #gpio-cells = <2>; 876*4882a593Smuzhiyun gpio-controller; 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun vcc1-supply = <®_module_3v3>; 879*4882a593Smuzhiyun vcc2-supply = <®_module_3v3>; 880*4882a593Smuzhiyun vcc3-supply = <®_1v8_vio>; 881*4882a593Smuzhiyun vcc4-supply = <®_module_3v3>; 882*4882a593Smuzhiyun vcc5-supply = <®_module_3v3>; 883*4882a593Smuzhiyun vcc6-supply = <®_1v8_vio>; 884*4882a593Smuzhiyun vcc7-supply = <®_5v0_charge_pump>; 885*4882a593Smuzhiyun vccio-supply = <®_module_3v3>; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun regulators { 888*4882a593Smuzhiyun vdd1_reg: vdd1 { 889*4882a593Smuzhiyun regulator-name = "+V1.35_VDDIO_DDR"; 890*4882a593Smuzhiyun regulator-min-microvolt = <1350000>; 891*4882a593Smuzhiyun regulator-max-microvolt = <1350000>; 892*4882a593Smuzhiyun regulator-always-on; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun vdd2_reg: vdd2 { 896*4882a593Smuzhiyun regulator-name = "+V1.05"; 897*4882a593Smuzhiyun regulator-min-microvolt = <1050000>; 898*4882a593Smuzhiyun regulator-max-microvolt = <1050000>; 899*4882a593Smuzhiyun }; 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun vddctrl_reg: vddctrl { 902*4882a593Smuzhiyun regulator-name = "+V1.0_VDD_CPU"; 903*4882a593Smuzhiyun regulator-min-microvolt = <1150000>; 904*4882a593Smuzhiyun regulator-max-microvolt = <1150000>; 905*4882a593Smuzhiyun regulator-always-on; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun reg_1v8_vio: vio { 909*4882a593Smuzhiyun regulator-name = "+V1.8"; 910*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 911*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 912*4882a593Smuzhiyun regulator-always-on; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun /* 916*4882a593Smuzhiyun * 1.8 volt +VDDIO_SDMMC3 in case EN_+3.3_SDMMC3 917*4882a593Smuzhiyun * is off 918*4882a593Smuzhiyun */ 919*4882a593Smuzhiyun vddio_sdmmc_1v8_reg: ldo1 { 920*4882a593Smuzhiyun regulator-name = "+VDDIO_SDMMC3_1V8"; 921*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 922*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 923*4882a593Smuzhiyun regulator-always-on; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun /* 927*4882a593Smuzhiyun * EN_+V3.3 switching via FET: 928*4882a593Smuzhiyun * +V3.3_AUDIO_AVDD_S, +V3.3 929*4882a593Smuzhiyun * see also +V3.3 fixed supply 930*4882a593Smuzhiyun */ 931*4882a593Smuzhiyun ldo2_reg: ldo2 { 932*4882a593Smuzhiyun regulator-name = "EN_+V3.3"; 933*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 934*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 935*4882a593Smuzhiyun regulator-always-on; 936*4882a593Smuzhiyun }; 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun ldo3_reg: ldo3 { 939*4882a593Smuzhiyun regulator-name = "+V1.2_CSI"; 940*4882a593Smuzhiyun regulator-min-microvolt = <1200000>; 941*4882a593Smuzhiyun regulator-max-microvolt = <1200000>; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun ldo4_reg: ldo4 { 945*4882a593Smuzhiyun regulator-name = "+V1.2_VDD_RTC"; 946*4882a593Smuzhiyun regulator-min-microvolt = <1200000>; 947*4882a593Smuzhiyun regulator-max-microvolt = <1200000>; 948*4882a593Smuzhiyun regulator-always-on; 949*4882a593Smuzhiyun }; 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun /* 952*4882a593Smuzhiyun * +V2.8_AVDD_VDAC: 953*4882a593Smuzhiyun * only required for (unsupported) analog RGB 954*4882a593Smuzhiyun */ 955*4882a593Smuzhiyun ldo5_reg: ldo5 { 956*4882a593Smuzhiyun regulator-name = "+V2.8_AVDD_VDAC"; 957*4882a593Smuzhiyun regulator-min-microvolt = <2800000>; 958*4882a593Smuzhiyun regulator-max-microvolt = <2800000>; 959*4882a593Smuzhiyun regulator-always-on; 960*4882a593Smuzhiyun }; 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun /* 963*4882a593Smuzhiyun * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V 964*4882a593Smuzhiyun * but LDO6 can't set voltage in 50mV 965*4882a593Smuzhiyun * granularity 966*4882a593Smuzhiyun */ 967*4882a593Smuzhiyun ldo6_reg: ldo6 { 968*4882a593Smuzhiyun regulator-name = "+V1.05_AVDD_PLLE"; 969*4882a593Smuzhiyun regulator-min-microvolt = <1100000>; 970*4882a593Smuzhiyun regulator-max-microvolt = <1100000>; 971*4882a593Smuzhiyun }; 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun ldo7_reg: ldo7 { 974*4882a593Smuzhiyun regulator-name = "+V1.2_AVDD_PLL"; 975*4882a593Smuzhiyun regulator-min-microvolt = <1200000>; 976*4882a593Smuzhiyun regulator-max-microvolt = <1200000>; 977*4882a593Smuzhiyun regulator-always-on; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun ldo8_reg: ldo8 { 981*4882a593Smuzhiyun regulator-name = "+V1.0_VDD_DDR_HS"; 982*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 983*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 984*4882a593Smuzhiyun regulator-always-on; 985*4882a593Smuzhiyun }; 986*4882a593Smuzhiyun }; 987*4882a593Smuzhiyun }; 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun /* STMPE811 touch screen controller */ 990*4882a593Smuzhiyun touchscreen@41 { 991*4882a593Smuzhiyun compatible = "st,stmpe811"; 992*4882a593Smuzhiyun reg = <0x41>; 993*4882a593Smuzhiyun irq-gpio = <&gpio TEGRA_GPIO(V, 0) IRQ_TYPE_LEVEL_LOW>; 994*4882a593Smuzhiyun interrupt-controller; 995*4882a593Smuzhiyun id = <0>; 996*4882a593Smuzhiyun blocks = <0x5>; 997*4882a593Smuzhiyun irq-trigger = <0x1>; 998*4882a593Smuzhiyun /* 3.25 MHz ADC clock speed */ 999*4882a593Smuzhiyun st,adc-freq = <1>; 1000*4882a593Smuzhiyun /* 12-bit ADC */ 1001*4882a593Smuzhiyun st,mod-12b = <1>; 1002*4882a593Smuzhiyun /* internal ADC reference */ 1003*4882a593Smuzhiyun st,ref-sel = <0>; 1004*4882a593Smuzhiyun /* ADC converstion time: 80 clocks */ 1005*4882a593Smuzhiyun st,sample-time = <4>; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun stmpe_touchscreen { 1008*4882a593Smuzhiyun compatible = "st,stmpe-ts"; 1009*4882a593Smuzhiyun /* 8 sample average control */ 1010*4882a593Smuzhiyun st,ave-ctrl = <3>; 1011*4882a593Smuzhiyun /* 7 length fractional part in z */ 1012*4882a593Smuzhiyun st,fraction-z = <7>; 1013*4882a593Smuzhiyun /* 1014*4882a593Smuzhiyun * 50 mA typical 80 mA max touchscreen drivers 1015*4882a593Smuzhiyun * current limit value 1016*4882a593Smuzhiyun */ 1017*4882a593Smuzhiyun st,i-drive = <1>; 1018*4882a593Smuzhiyun /* 1 ms panel driver settling time */ 1019*4882a593Smuzhiyun st,settling = <3>; 1020*4882a593Smuzhiyun /* 5 ms touch detect interrupt delay */ 1021*4882a593Smuzhiyun st,touch-det-delay = <5>; 1022*4882a593Smuzhiyun }; 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun stmpe_adc { 1025*4882a593Smuzhiyun compatible = "st,stmpe-adc"; 1026*4882a593Smuzhiyun /* forbid to use ADC channels 3-0 (touch) */ 1027*4882a593Smuzhiyun st,norequest-mask = <0x0F>; 1028*4882a593Smuzhiyun }; 1029*4882a593Smuzhiyun }; 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun /* 1032*4882a593Smuzhiyun * LM95245 temperature sensor 1033*4882a593Smuzhiyun * Note: OVERT1# directly connected to TPS65911 PMIC PWRDN 1034*4882a593Smuzhiyun */ 1035*4882a593Smuzhiyun temp-sensor@4c { 1036*4882a593Smuzhiyun compatible = "national,lm95245"; 1037*4882a593Smuzhiyun reg = <0x4c>; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun /* SW: +V1.2_VDD_CORE */ 1041*4882a593Smuzhiyun regulator@60 { 1042*4882a593Smuzhiyun compatible = "ti,tps62362"; 1043*4882a593Smuzhiyun reg = <0x60>; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun regulator-name = "tps62362-vout"; 1046*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 1047*4882a593Smuzhiyun regulator-max-microvolt = <1400000>; 1048*4882a593Smuzhiyun regulator-boot-on; 1049*4882a593Smuzhiyun regulator-always-on; 1050*4882a593Smuzhiyun ti,vsel0-state-low; 1051*4882a593Smuzhiyun /* VSEL1: EN_CORE_DVFS_N low for DVFS */ 1052*4882a593Smuzhiyun ti,vsel1-state-low; 1053*4882a593Smuzhiyun }; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun /* SPI4: CAN2 */ 1057*4882a593Smuzhiyun spi@7000da00 { 1058*4882a593Smuzhiyun status = "okay"; 1059*4882a593Smuzhiyun spi-max-frequency = <10000000>; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun can@1 { 1062*4882a593Smuzhiyun compatible = "microchip,mcp2515"; 1063*4882a593Smuzhiyun reg = <1>; 1064*4882a593Smuzhiyun clocks = <&clk16m>; 1065*4882a593Smuzhiyun interrupt-parent = <&gpio>; 1066*4882a593Smuzhiyun interrupts = <TEGRA_GPIO(W, 3) IRQ_TYPE_EDGE_FALLING>; 1067*4882a593Smuzhiyun spi-max-frequency = <10000000>; 1068*4882a593Smuzhiyun }; 1069*4882a593Smuzhiyun }; 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun /* SPI6: CAN1 */ 1072*4882a593Smuzhiyun spi@7000de00 { 1073*4882a593Smuzhiyun status = "okay"; 1074*4882a593Smuzhiyun spi-max-frequency = <10000000>; 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun can@0 { 1077*4882a593Smuzhiyun compatible = "microchip,mcp2515"; 1078*4882a593Smuzhiyun reg = <0>; 1079*4882a593Smuzhiyun clocks = <&clk16m>; 1080*4882a593Smuzhiyun interrupt-parent = <&gpio>; 1081*4882a593Smuzhiyun interrupts = <TEGRA_GPIO(W, 2) IRQ_TYPE_EDGE_FALLING>; 1082*4882a593Smuzhiyun spi-max-frequency = <10000000>; 1083*4882a593Smuzhiyun }; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun pmc@7000e400 { 1087*4882a593Smuzhiyun nvidia,invert-interrupt; 1088*4882a593Smuzhiyun nvidia,suspend-mode = <1>; 1089*4882a593Smuzhiyun nvidia,cpu-pwr-good-time = <5000>; 1090*4882a593Smuzhiyun nvidia,cpu-pwr-off-time = <5000>; 1091*4882a593Smuzhiyun nvidia,core-pwr-good-time = <3845 3845>; 1092*4882a593Smuzhiyun nvidia,core-pwr-off-time = <0>; 1093*4882a593Smuzhiyun nvidia,core-power-req-active-high; 1094*4882a593Smuzhiyun nvidia,sys-clock-req-active-high; 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun /* Set DEV_OFF bit in DCDC control register of TPS65911 PMIC */ 1097*4882a593Smuzhiyun i2c-thermtrip { 1098*4882a593Smuzhiyun nvidia,i2c-controller-id = <4>; 1099*4882a593Smuzhiyun nvidia,bus-addr = <0x2d>; 1100*4882a593Smuzhiyun nvidia,reg-addr = <0x3f>; 1101*4882a593Smuzhiyun nvidia,reg-data = <0x1>; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun }; 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun hda@70030000 { 1106*4882a593Smuzhiyun status = "okay"; 1107*4882a593Smuzhiyun }; 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun ahub@70080000 { 1110*4882a593Smuzhiyun i2s@70080500 { 1111*4882a593Smuzhiyun status = "okay"; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun }; 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun /* eMMC */ 1116*4882a593Smuzhiyun mmc@78000600 { 1117*4882a593Smuzhiyun status = "okay"; 1118*4882a593Smuzhiyun bus-width = <8>; 1119*4882a593Smuzhiyun non-removable; 1120*4882a593Smuzhiyun vmmc-supply = <®_module_3v3>; /* VCC */ 1121*4882a593Smuzhiyun vqmmc-supply = <®_1v8_vio>; /* VCCQ */ 1122*4882a593Smuzhiyun mmc-ddr-1_8v; 1123*4882a593Smuzhiyun }; 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun clk32k_in: xtal1 { 1126*4882a593Smuzhiyun compatible = "fixed-clock"; 1127*4882a593Smuzhiyun #clock-cells = <0>; 1128*4882a593Smuzhiyun clock-frequency = <32768>; 1129*4882a593Smuzhiyun }; 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun clk16m: osc4 { 1132*4882a593Smuzhiyun compatible = "fixed-clock"; 1133*4882a593Smuzhiyun #clock-cells = <0>; 1134*4882a593Smuzhiyun clock-frequency = <16000000>; 1135*4882a593Smuzhiyun }; 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun reg_1v8_avdd_hdmi_pll: regulator-1v8-avdd-hdmi-pll { 1138*4882a593Smuzhiyun compatible = "regulator-fixed"; 1139*4882a593Smuzhiyun regulator-name = "+V1.8_AVDD_HDMI_PLL"; 1140*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 1141*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 1142*4882a593Smuzhiyun enable-active-high; 1143*4882a593Smuzhiyun gpio = <&pmic 6 GPIO_ACTIVE_HIGH>; 1144*4882a593Smuzhiyun vin-supply = <®_1v8_vio>; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun reg_3v3_avdd_hdmi: regulator-3v3-avdd-hdmi { 1148*4882a593Smuzhiyun compatible = "regulator-fixed"; 1149*4882a593Smuzhiyun regulator-name = "+V3.3_AVDD_HDMI"; 1150*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 1151*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 1152*4882a593Smuzhiyun enable-active-high; 1153*4882a593Smuzhiyun gpio = <&pmic 6 GPIO_ACTIVE_HIGH>; 1154*4882a593Smuzhiyun vin-supply = <®_module_3v3>; 1155*4882a593Smuzhiyun }; 1156*4882a593Smuzhiyun 1157*4882a593Smuzhiyun reg_5v0_charge_pump: regulator-5v0-charge-pump { 1158*4882a593Smuzhiyun compatible = "regulator-fixed"; 1159*4882a593Smuzhiyun regulator-name = "+V5.0"; 1160*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 1161*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 1162*4882a593Smuzhiyun regulator-always-on; 1163*4882a593Smuzhiyun }; 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun reg_module_3v3: regulator-module-3v3 { 1166*4882a593Smuzhiyun compatible = "regulator-fixed"; 1167*4882a593Smuzhiyun regulator-name = "+V3.3"; 1168*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 1169*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 1170*4882a593Smuzhiyun regulator-always-on; 1171*4882a593Smuzhiyun }; 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun reg_module_3v3_audio: regulator-module-3v3-audio { 1174*4882a593Smuzhiyun compatible = "regulator-fixed"; 1175*4882a593Smuzhiyun regulator-name = "+V3.3_AUDIO_AVDD_S"; 1176*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 1177*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 1178*4882a593Smuzhiyun regulator-always-on; 1179*4882a593Smuzhiyun }; 1180*4882a593Smuzhiyun 1181*4882a593Smuzhiyun sound { 1182*4882a593Smuzhiyun compatible = "toradex,tegra-audio-sgtl5000-apalis_t30", 1183*4882a593Smuzhiyun "nvidia,tegra-audio-sgtl5000"; 1184*4882a593Smuzhiyun nvidia,model = "Toradex Apalis T30"; 1185*4882a593Smuzhiyun nvidia,audio-routing = 1186*4882a593Smuzhiyun "Headphone Jack", "HP_OUT", 1187*4882a593Smuzhiyun "LINE_IN", "Line In Jack", 1188*4882a593Smuzhiyun "MIC_IN", "Mic Jack"; 1189*4882a593Smuzhiyun nvidia,i2s-controller = <&tegra_i2s2>; 1190*4882a593Smuzhiyun nvidia,audio-codec = <&sgtl5000>; 1191*4882a593Smuzhiyun clocks = <&tegra_car TEGRA30_CLK_PLL_A>, 1192*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_PLL_A_OUT0>, 1193*4882a593Smuzhiyun <&tegra_pmc TEGRA_PMC_CLK_OUT_1>; 1194*4882a593Smuzhiyun clock-names = "pll_a", "pll_a_out0", "mclk"; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun assigned-clocks = <&tegra_car TEGRA30_CLK_EXTERN1>, 1197*4882a593Smuzhiyun <&tegra_pmc TEGRA_PMC_CLK_OUT_1>; 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun assigned-clock-parents = <&tegra_car TEGRA30_CLK_PLL_A_OUT0>, 1200*4882a593Smuzhiyun <&tegra_car TEGRA30_CLK_EXTERN1>; 1201*4882a593Smuzhiyun }; 1202*4882a593Smuzhiyun}; 1203