xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/tegra114.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun#include <dt-bindings/clock/tegra114-car.h>
3*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h>
4*4882a593Smuzhiyun#include <dt-bindings/memory/tegra114-mc.h>
5*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h>
6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
7*4882a593Smuzhiyun#include <dt-bindings/soc/tegra-pmc.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	compatible = "nvidia,tegra114";
11*4882a593Smuzhiyun	interrupt-parent = <&lic>;
12*4882a593Smuzhiyun	#address-cells = <1>;
13*4882a593Smuzhiyun	#size-cells = <1>;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	memory@80000000 {
16*4882a593Smuzhiyun		device_type = "memory";
17*4882a593Smuzhiyun		reg = <0x80000000 0x0>;
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	host1x@50000000 {
21*4882a593Smuzhiyun		compatible = "nvidia,tegra114-host1x";
22*4882a593Smuzhiyun		reg = <0x50000000 0x00028000>;
23*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
24*4882a593Smuzhiyun			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
25*4882a593Smuzhiyun		interrupt-names = "syncpt", "host1x";
26*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
27*4882a593Smuzhiyun		clock-names = "host1x";
28*4882a593Smuzhiyun		resets = <&tegra_car 28>;
29*4882a593Smuzhiyun		reset-names = "host1x";
30*4882a593Smuzhiyun		iommus = <&mc TEGRA_SWGROUP_HC>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		#address-cells = <1>;
33*4882a593Smuzhiyun		#size-cells = <1>;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun		ranges = <0x54000000 0x54000000 0x01000000>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		gr2d@54140000 {
38*4882a593Smuzhiyun			compatible = "nvidia,tegra114-gr2d";
39*4882a593Smuzhiyun			reg = <0x54140000 0x00040000>;
40*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
41*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_GR2D>;
42*4882a593Smuzhiyun			resets = <&tegra_car 21>;
43*4882a593Smuzhiyun			reset-names = "2d";
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_G2>;
46*4882a593Smuzhiyun		};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun		gr3d@54180000 {
49*4882a593Smuzhiyun			compatible = "nvidia,tegra114-gr3d";
50*4882a593Smuzhiyun			reg = <0x54180000 0x00040000>;
51*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_GR3D>;
52*4882a593Smuzhiyun			resets = <&tegra_car 24>;
53*4882a593Smuzhiyun			reset-names = "3d";
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_NV>;
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		dc@54200000 {
59*4882a593Smuzhiyun			compatible = "nvidia,tegra114-dc";
60*4882a593Smuzhiyun			reg = <0x54200000 0x00040000>;
61*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
62*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_DISP1>,
63*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_PLL_P>;
64*4882a593Smuzhiyun			clock-names = "dc", "parent";
65*4882a593Smuzhiyun			resets = <&tegra_car 27>;
66*4882a593Smuzhiyun			reset-names = "dc";
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DC>;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun			nvidia,head = <0>;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun			rgb {
73*4882a593Smuzhiyun				status = "disabled";
74*4882a593Smuzhiyun			};
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun		dc@54240000 {
78*4882a593Smuzhiyun			compatible = "nvidia,tegra114-dc";
79*4882a593Smuzhiyun			reg = <0x54240000 0x00040000>;
80*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
81*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_DISP2>,
82*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_PLL_P>;
83*4882a593Smuzhiyun			clock-names = "dc", "parent";
84*4882a593Smuzhiyun			resets = <&tegra_car 26>;
85*4882a593Smuzhiyun			reset-names = "dc";
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DCB>;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun			nvidia,head = <1>;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun			rgb {
92*4882a593Smuzhiyun				status = "disabled";
93*4882a593Smuzhiyun			};
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun		hdmi@54280000 {
97*4882a593Smuzhiyun			compatible = "nvidia,tegra114-hdmi";
98*4882a593Smuzhiyun			reg = <0x54280000 0x00040000>;
99*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
100*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_HDMI>,
101*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
102*4882a593Smuzhiyun			clock-names = "hdmi", "parent";
103*4882a593Smuzhiyun			resets = <&tegra_car 51>;
104*4882a593Smuzhiyun			reset-names = "hdmi";
105*4882a593Smuzhiyun			status = "disabled";
106*4882a593Smuzhiyun		};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun		dsi@54300000 {
109*4882a593Smuzhiyun			compatible = "nvidia,tegra114-dsi";
110*4882a593Smuzhiyun			reg = <0x54300000 0x00040000>;
111*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_DSIA>,
112*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_DSIALP>,
113*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
114*4882a593Smuzhiyun			clock-names = "dsi", "lp", "parent";
115*4882a593Smuzhiyun			resets = <&tegra_car 48>;
116*4882a593Smuzhiyun			reset-names = "dsi";
117*4882a593Smuzhiyun			nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
118*4882a593Smuzhiyun			status = "disabled";
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun			#address-cells = <1>;
121*4882a593Smuzhiyun			#size-cells = <0>;
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun		dsi@54400000 {
125*4882a593Smuzhiyun			compatible = "nvidia,tegra114-dsi";
126*4882a593Smuzhiyun			reg = <0x54400000 0x00040000>;
127*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_DSIB>,
128*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_DSIBLP>,
129*4882a593Smuzhiyun				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
130*4882a593Smuzhiyun			clock-names = "dsi", "lp", "parent";
131*4882a593Smuzhiyun			resets = <&tegra_car 82>;
132*4882a593Smuzhiyun			reset-names = "dsi";
133*4882a593Smuzhiyun			nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
134*4882a593Smuzhiyun			status = "disabled";
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun			#address-cells = <1>;
137*4882a593Smuzhiyun			#size-cells = <0>;
138*4882a593Smuzhiyun		};
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun	gic: interrupt-controller@50041000 {
142*4882a593Smuzhiyun		compatible = "arm,cortex-a15-gic";
143*4882a593Smuzhiyun		#interrupt-cells = <3>;
144*4882a593Smuzhiyun		interrupt-controller;
145*4882a593Smuzhiyun		reg = <0x50041000 0x1000>,
146*4882a593Smuzhiyun		      <0x50042000 0x1000>,
147*4882a593Smuzhiyun		      <0x50044000 0x2000>,
148*4882a593Smuzhiyun		      <0x50046000 0x2000>;
149*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
150*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
151*4882a593Smuzhiyun		interrupt-parent = <&gic>;
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	lic: interrupt-controller@60004000 {
155*4882a593Smuzhiyun		compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr";
156*4882a593Smuzhiyun		reg = <0x60004000 0x100>,
157*4882a593Smuzhiyun		      <0x60004100 0x50>,
158*4882a593Smuzhiyun		      <0x60004200 0x50>,
159*4882a593Smuzhiyun		      <0x60004300 0x50>,
160*4882a593Smuzhiyun		      <0x60004400 0x50>;
161*4882a593Smuzhiyun		interrupt-controller;
162*4882a593Smuzhiyun		#interrupt-cells = <3>;
163*4882a593Smuzhiyun		interrupt-parent = <&gic>;
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	timer@60005000 {
167*4882a593Smuzhiyun		compatible = "nvidia,tegra114-timer", "nvidia,tegra30-timer", "nvidia,tegra20-timer";
168*4882a593Smuzhiyun		reg = <0x60005000 0x400>;
169*4882a593Smuzhiyun		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
170*4882a593Smuzhiyun			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
171*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
172*4882a593Smuzhiyun			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
173*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
174*4882a593Smuzhiyun			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
175*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
176*4882a593Smuzhiyun	};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun	tegra_car: clock@60006000 {
179*4882a593Smuzhiyun		compatible = "nvidia,tegra114-car";
180*4882a593Smuzhiyun		reg = <0x60006000 0x1000>;
181*4882a593Smuzhiyun		#clock-cells = <1>;
182*4882a593Smuzhiyun		#reset-cells = <1>;
183*4882a593Smuzhiyun	};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun	flow-controller@60007000 {
186*4882a593Smuzhiyun		compatible = "nvidia,tegra114-flowctrl";
187*4882a593Smuzhiyun		reg = <0x60007000 0x1000>;
188*4882a593Smuzhiyun	};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun	apbdma: dma@6000a000 {
191*4882a593Smuzhiyun		compatible = "nvidia,tegra114-apbdma";
192*4882a593Smuzhiyun		reg = <0x6000a000 0x1400>;
193*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
194*4882a593Smuzhiyun			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
195*4882a593Smuzhiyun			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
196*4882a593Smuzhiyun			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
197*4882a593Smuzhiyun			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
198*4882a593Smuzhiyun			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
199*4882a593Smuzhiyun			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
200*4882a593Smuzhiyun			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
201*4882a593Smuzhiyun			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
202*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
203*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
204*4882a593Smuzhiyun			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
205*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
206*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
207*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
208*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
209*4882a593Smuzhiyun			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
210*4882a593Smuzhiyun			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
211*4882a593Smuzhiyun			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
212*4882a593Smuzhiyun			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
213*4882a593Smuzhiyun			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
214*4882a593Smuzhiyun			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
215*4882a593Smuzhiyun			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
216*4882a593Smuzhiyun			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
217*4882a593Smuzhiyun			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
218*4882a593Smuzhiyun			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
219*4882a593Smuzhiyun			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
220*4882a593Smuzhiyun			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
221*4882a593Smuzhiyun			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
222*4882a593Smuzhiyun			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
223*4882a593Smuzhiyun			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
224*4882a593Smuzhiyun			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
225*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
226*4882a593Smuzhiyun		resets = <&tegra_car 34>;
227*4882a593Smuzhiyun		reset-names = "dma";
228*4882a593Smuzhiyun		#dma-cells = <1>;
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	ahb: ahb@6000c000 {
232*4882a593Smuzhiyun		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
233*4882a593Smuzhiyun		reg = <0x6000c000 0x150>;
234*4882a593Smuzhiyun	};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun	gpio: gpio@6000d000 {
237*4882a593Smuzhiyun		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
238*4882a593Smuzhiyun		reg = <0x6000d000 0x1000>;
239*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
240*4882a593Smuzhiyun			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
241*4882a593Smuzhiyun			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
242*4882a593Smuzhiyun			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
243*4882a593Smuzhiyun			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
244*4882a593Smuzhiyun			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
245*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
246*4882a593Smuzhiyun			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
247*4882a593Smuzhiyun		#gpio-cells = <2>;
248*4882a593Smuzhiyun		gpio-controller;
249*4882a593Smuzhiyun		#interrupt-cells = <2>;
250*4882a593Smuzhiyun		interrupt-controller;
251*4882a593Smuzhiyun		/*
252*4882a593Smuzhiyun		gpio-ranges = <&pinmux 0 0 246>;
253*4882a593Smuzhiyun		*/
254*4882a593Smuzhiyun	};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun	apbmisc@70000800 {
257*4882a593Smuzhiyun		compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc";
258*4882a593Smuzhiyun		reg = <0x70000800 0x64>, /* Chip revision */
259*4882a593Smuzhiyun		      <0x70000008 0x04>; /* Strapping options */
260*4882a593Smuzhiyun	};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun	pinmux: pinmux@70000868 {
263*4882a593Smuzhiyun		compatible = "nvidia,tegra114-pinmux";
264*4882a593Smuzhiyun		reg = <0x70000868 0x148>, /* Pad control registers */
265*4882a593Smuzhiyun		      <0x70003000 0x40c>; /* Mux registers */
266*4882a593Smuzhiyun	};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun	/*
269*4882a593Smuzhiyun	 * There are two serial driver i.e. 8250 based simple serial
270*4882a593Smuzhiyun	 * driver and APB DMA based serial driver for higher baudrate
271*4882a593Smuzhiyun	 * and performace. To enable the 8250 based driver, the compatible
272*4882a593Smuzhiyun	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
273*4882a593Smuzhiyun	 * the APB DMA based serial driver, the compatible is
274*4882a593Smuzhiyun	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
275*4882a593Smuzhiyun	 */
276*4882a593Smuzhiyun	uarta: serial@70006000 {
277*4882a593Smuzhiyun		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
278*4882a593Smuzhiyun		reg = <0x70006000 0x40>;
279*4882a593Smuzhiyun		reg-shift = <2>;
280*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
281*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
282*4882a593Smuzhiyun		resets = <&tegra_car 6>;
283*4882a593Smuzhiyun		reset-names = "serial";
284*4882a593Smuzhiyun		dmas = <&apbdma 8>, <&apbdma 8>;
285*4882a593Smuzhiyun		dma-names = "rx", "tx";
286*4882a593Smuzhiyun		status = "disabled";
287*4882a593Smuzhiyun	};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun	uartb: serial@70006040 {
290*4882a593Smuzhiyun		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
291*4882a593Smuzhiyun		reg = <0x70006040 0x40>;
292*4882a593Smuzhiyun		reg-shift = <2>;
293*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
294*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
295*4882a593Smuzhiyun		resets = <&tegra_car 7>;
296*4882a593Smuzhiyun		reset-names = "serial";
297*4882a593Smuzhiyun		dmas = <&apbdma 9>, <&apbdma 9>;
298*4882a593Smuzhiyun		dma-names = "rx", "tx";
299*4882a593Smuzhiyun		status = "disabled";
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun	uartc: serial@70006200 {
303*4882a593Smuzhiyun		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
304*4882a593Smuzhiyun		reg = <0x70006200 0x100>;
305*4882a593Smuzhiyun		reg-shift = <2>;
306*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
307*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
308*4882a593Smuzhiyun		resets = <&tegra_car 55>;
309*4882a593Smuzhiyun		reset-names = "serial";
310*4882a593Smuzhiyun		dmas = <&apbdma 10>, <&apbdma 10>;
311*4882a593Smuzhiyun		dma-names = "rx", "tx";
312*4882a593Smuzhiyun		status = "disabled";
313*4882a593Smuzhiyun	};
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun	uartd: serial@70006300 {
316*4882a593Smuzhiyun		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
317*4882a593Smuzhiyun		reg = <0x70006300 0x100>;
318*4882a593Smuzhiyun		reg-shift = <2>;
319*4882a593Smuzhiyun		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
320*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
321*4882a593Smuzhiyun		resets = <&tegra_car 65>;
322*4882a593Smuzhiyun		reset-names = "serial";
323*4882a593Smuzhiyun		dmas = <&apbdma 19>, <&apbdma 19>;
324*4882a593Smuzhiyun		dma-names = "rx", "tx";
325*4882a593Smuzhiyun		status = "disabled";
326*4882a593Smuzhiyun	};
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun	pwm: pwm@7000a000 {
329*4882a593Smuzhiyun		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
330*4882a593Smuzhiyun		reg = <0x7000a000 0x100>;
331*4882a593Smuzhiyun		#pwm-cells = <2>;
332*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_PWM>;
333*4882a593Smuzhiyun		resets = <&tegra_car 17>;
334*4882a593Smuzhiyun		reset-names = "pwm";
335*4882a593Smuzhiyun		status = "disabled";
336*4882a593Smuzhiyun	};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun	i2c@7000c000 {
339*4882a593Smuzhiyun		compatible = "nvidia,tegra114-i2c";
340*4882a593Smuzhiyun		reg = <0x7000c000 0x100>;
341*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
342*4882a593Smuzhiyun		#address-cells = <1>;
343*4882a593Smuzhiyun		#size-cells = <0>;
344*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
345*4882a593Smuzhiyun		clock-names = "div-clk";
346*4882a593Smuzhiyun		resets = <&tegra_car 12>;
347*4882a593Smuzhiyun		reset-names = "i2c";
348*4882a593Smuzhiyun		dmas = <&apbdma 21>, <&apbdma 21>;
349*4882a593Smuzhiyun		dma-names = "rx", "tx";
350*4882a593Smuzhiyun		status = "disabled";
351*4882a593Smuzhiyun	};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun	i2c@7000c400 {
354*4882a593Smuzhiyun		compatible = "nvidia,tegra114-i2c";
355*4882a593Smuzhiyun		reg = <0x7000c400 0x100>;
356*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
357*4882a593Smuzhiyun		#address-cells = <1>;
358*4882a593Smuzhiyun		#size-cells = <0>;
359*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
360*4882a593Smuzhiyun		clock-names = "div-clk";
361*4882a593Smuzhiyun		resets = <&tegra_car 54>;
362*4882a593Smuzhiyun		reset-names = "i2c";
363*4882a593Smuzhiyun		dmas = <&apbdma 22>, <&apbdma 22>;
364*4882a593Smuzhiyun		dma-names = "rx", "tx";
365*4882a593Smuzhiyun		status = "disabled";
366*4882a593Smuzhiyun	};
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun	i2c@7000c500 {
369*4882a593Smuzhiyun		compatible = "nvidia,tegra114-i2c";
370*4882a593Smuzhiyun		reg = <0x7000c500 0x100>;
371*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
372*4882a593Smuzhiyun		#address-cells = <1>;
373*4882a593Smuzhiyun		#size-cells = <0>;
374*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
375*4882a593Smuzhiyun		clock-names = "div-clk";
376*4882a593Smuzhiyun		resets = <&tegra_car 67>;
377*4882a593Smuzhiyun		reset-names = "i2c";
378*4882a593Smuzhiyun		dmas = <&apbdma 23>, <&apbdma 23>;
379*4882a593Smuzhiyun		dma-names = "rx", "tx";
380*4882a593Smuzhiyun		status = "disabled";
381*4882a593Smuzhiyun	};
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun	i2c@7000c700 {
384*4882a593Smuzhiyun		compatible = "nvidia,tegra114-i2c";
385*4882a593Smuzhiyun		reg = <0x7000c700 0x100>;
386*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
387*4882a593Smuzhiyun		#address-cells = <1>;
388*4882a593Smuzhiyun		#size-cells = <0>;
389*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
390*4882a593Smuzhiyun		clock-names = "div-clk";
391*4882a593Smuzhiyun		resets = <&tegra_car 103>;
392*4882a593Smuzhiyun		reset-names = "i2c";
393*4882a593Smuzhiyun		dmas = <&apbdma 26>, <&apbdma 26>;
394*4882a593Smuzhiyun		dma-names = "rx", "tx";
395*4882a593Smuzhiyun		status = "disabled";
396*4882a593Smuzhiyun	};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun	i2c@7000d000 {
399*4882a593Smuzhiyun		compatible = "nvidia,tegra114-i2c";
400*4882a593Smuzhiyun		reg = <0x7000d000 0x100>;
401*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
402*4882a593Smuzhiyun		#address-cells = <1>;
403*4882a593Smuzhiyun		#size-cells = <0>;
404*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
405*4882a593Smuzhiyun		clock-names = "div-clk";
406*4882a593Smuzhiyun		resets = <&tegra_car 47>;
407*4882a593Smuzhiyun		reset-names = "i2c";
408*4882a593Smuzhiyun		dmas = <&apbdma 24>, <&apbdma 24>;
409*4882a593Smuzhiyun		dma-names = "rx", "tx";
410*4882a593Smuzhiyun		status = "disabled";
411*4882a593Smuzhiyun	};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun	spi@7000d400 {
414*4882a593Smuzhiyun		compatible = "nvidia,tegra114-spi";
415*4882a593Smuzhiyun		reg = <0x7000d400 0x200>;
416*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
417*4882a593Smuzhiyun		#address-cells = <1>;
418*4882a593Smuzhiyun		#size-cells = <0>;
419*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
420*4882a593Smuzhiyun		clock-names = "spi";
421*4882a593Smuzhiyun		resets = <&tegra_car 41>;
422*4882a593Smuzhiyun		reset-names = "spi";
423*4882a593Smuzhiyun		dmas = <&apbdma 15>, <&apbdma 15>;
424*4882a593Smuzhiyun		dma-names = "rx", "tx";
425*4882a593Smuzhiyun		status = "disabled";
426*4882a593Smuzhiyun	};
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun	spi@7000d600 {
429*4882a593Smuzhiyun		compatible = "nvidia,tegra114-spi";
430*4882a593Smuzhiyun		reg = <0x7000d600 0x200>;
431*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
432*4882a593Smuzhiyun		#address-cells = <1>;
433*4882a593Smuzhiyun		#size-cells = <0>;
434*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
435*4882a593Smuzhiyun		clock-names = "spi";
436*4882a593Smuzhiyun		resets = <&tegra_car 44>;
437*4882a593Smuzhiyun		reset-names = "spi";
438*4882a593Smuzhiyun		dmas = <&apbdma 16>, <&apbdma 16>;
439*4882a593Smuzhiyun		dma-names = "rx", "tx";
440*4882a593Smuzhiyun		status = "disabled";
441*4882a593Smuzhiyun	};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun	spi@7000d800 {
444*4882a593Smuzhiyun		compatible = "nvidia,tegra114-spi";
445*4882a593Smuzhiyun		reg = <0x7000d800 0x200>;
446*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
447*4882a593Smuzhiyun		#address-cells = <1>;
448*4882a593Smuzhiyun		#size-cells = <0>;
449*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
450*4882a593Smuzhiyun		clock-names = "spi";
451*4882a593Smuzhiyun		resets = <&tegra_car 46>;
452*4882a593Smuzhiyun		reset-names = "spi";
453*4882a593Smuzhiyun		dmas = <&apbdma 17>, <&apbdma 17>;
454*4882a593Smuzhiyun		dma-names = "rx", "tx";
455*4882a593Smuzhiyun		status = "disabled";
456*4882a593Smuzhiyun	};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun	spi@7000da00 {
459*4882a593Smuzhiyun		compatible = "nvidia,tegra114-spi";
460*4882a593Smuzhiyun		reg = <0x7000da00 0x200>;
461*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
462*4882a593Smuzhiyun		#address-cells = <1>;
463*4882a593Smuzhiyun		#size-cells = <0>;
464*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
465*4882a593Smuzhiyun		clock-names = "spi";
466*4882a593Smuzhiyun		resets = <&tegra_car 68>;
467*4882a593Smuzhiyun		reset-names = "spi";
468*4882a593Smuzhiyun		dmas = <&apbdma 18>, <&apbdma 18>;
469*4882a593Smuzhiyun		dma-names = "rx", "tx";
470*4882a593Smuzhiyun		status = "disabled";
471*4882a593Smuzhiyun	};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun	spi@7000dc00 {
474*4882a593Smuzhiyun		compatible = "nvidia,tegra114-spi";
475*4882a593Smuzhiyun		reg = <0x7000dc00 0x200>;
476*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
477*4882a593Smuzhiyun		#address-cells = <1>;
478*4882a593Smuzhiyun		#size-cells = <0>;
479*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
480*4882a593Smuzhiyun		clock-names = "spi";
481*4882a593Smuzhiyun		resets = <&tegra_car 104>;
482*4882a593Smuzhiyun		reset-names = "spi";
483*4882a593Smuzhiyun		dmas = <&apbdma 27>, <&apbdma 27>;
484*4882a593Smuzhiyun		dma-names = "rx", "tx";
485*4882a593Smuzhiyun		status = "disabled";
486*4882a593Smuzhiyun	};
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun	spi@7000de00 {
489*4882a593Smuzhiyun		compatible = "nvidia,tegra114-spi";
490*4882a593Smuzhiyun		reg = <0x7000de00 0x200>;
491*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
492*4882a593Smuzhiyun		#address-cells = <1>;
493*4882a593Smuzhiyun		#size-cells = <0>;
494*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
495*4882a593Smuzhiyun		clock-names = "spi";
496*4882a593Smuzhiyun		resets = <&tegra_car 105>;
497*4882a593Smuzhiyun		reset-names = "spi";
498*4882a593Smuzhiyun		dmas = <&apbdma 28>, <&apbdma 28>;
499*4882a593Smuzhiyun		dma-names = "rx", "tx";
500*4882a593Smuzhiyun		status = "disabled";
501*4882a593Smuzhiyun	};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun	rtc@7000e000 {
504*4882a593Smuzhiyun		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
505*4882a593Smuzhiyun		reg = <0x7000e000 0x100>;
506*4882a593Smuzhiyun		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
507*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_RTC>;
508*4882a593Smuzhiyun	};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun	kbc@7000e200 {
511*4882a593Smuzhiyun		compatible = "nvidia,tegra114-kbc";
512*4882a593Smuzhiyun		reg = <0x7000e200 0x100>;
513*4882a593Smuzhiyun		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
514*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_KBC>;
515*4882a593Smuzhiyun		resets = <&tegra_car 36>;
516*4882a593Smuzhiyun		reset-names = "kbc";
517*4882a593Smuzhiyun		status = "disabled";
518*4882a593Smuzhiyun	};
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun	tegra_pmc: pmc@7000e400 {
521*4882a593Smuzhiyun		compatible = "nvidia,tegra114-pmc";
522*4882a593Smuzhiyun		reg = <0x7000e400 0x400>;
523*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
524*4882a593Smuzhiyun		clock-names = "pclk", "clk32k_in";
525*4882a593Smuzhiyun		#clock-cells = <1>;
526*4882a593Smuzhiyun	};
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun	fuse@7000f800 {
529*4882a593Smuzhiyun		compatible = "nvidia,tegra114-efuse";
530*4882a593Smuzhiyun		reg = <0x7000f800 0x400>;
531*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_FUSE>;
532*4882a593Smuzhiyun		clock-names = "fuse";
533*4882a593Smuzhiyun		resets = <&tegra_car 39>;
534*4882a593Smuzhiyun		reset-names = "fuse";
535*4882a593Smuzhiyun	};
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun	mc: memory-controller@70019000 {
538*4882a593Smuzhiyun		compatible = "nvidia,tegra114-mc";
539*4882a593Smuzhiyun		reg = <0x70019000 0x1000>;
540*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_MC>;
541*4882a593Smuzhiyun		clock-names = "mc";
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun		#iommu-cells = <1>;
546*4882a593Smuzhiyun	};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun	ahub@70080000 {
549*4882a593Smuzhiyun		compatible = "nvidia,tegra114-ahub";
550*4882a593Smuzhiyun		reg = <0x70080000 0x200>,
551*4882a593Smuzhiyun		      <0x70080200 0x100>,
552*4882a593Smuzhiyun		      <0x70081000 0x200>;
553*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
554*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
555*4882a593Smuzhiyun			 <&tegra_car TEGRA114_CLK_APBIF>;
556*4882a593Smuzhiyun		clock-names = "d_audio", "apbif";
557*4882a593Smuzhiyun		resets = <&tegra_car 106>, /* d_audio */
558*4882a593Smuzhiyun			 <&tegra_car 107>, /* apbif */
559*4882a593Smuzhiyun			 <&tegra_car 30>,  /* i2s0 */
560*4882a593Smuzhiyun			 <&tegra_car 11>,  /* i2s1 */
561*4882a593Smuzhiyun			 <&tegra_car 18>,  /* i2s2 */
562*4882a593Smuzhiyun			 <&tegra_car 101>, /* i2s3 */
563*4882a593Smuzhiyun			 <&tegra_car 102>, /* i2s4 */
564*4882a593Smuzhiyun			 <&tegra_car 108>, /* dam0 */
565*4882a593Smuzhiyun			 <&tegra_car 109>, /* dam1 */
566*4882a593Smuzhiyun			 <&tegra_car 110>, /* dam2 */
567*4882a593Smuzhiyun			 <&tegra_car 10>,  /* spdif */
568*4882a593Smuzhiyun			 <&tegra_car 153>, /* amx */
569*4882a593Smuzhiyun			 <&tegra_car 154>; /* adx */
570*4882a593Smuzhiyun		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
571*4882a593Smuzhiyun			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
572*4882a593Smuzhiyun			      "spdif", "amx", "adx";
573*4882a593Smuzhiyun		dmas = <&apbdma 1>, <&apbdma 1>,
574*4882a593Smuzhiyun		       <&apbdma 2>, <&apbdma 2>,
575*4882a593Smuzhiyun		       <&apbdma 3>, <&apbdma 3>,
576*4882a593Smuzhiyun		       <&apbdma 4>, <&apbdma 4>,
577*4882a593Smuzhiyun		       <&apbdma 6>, <&apbdma 6>,
578*4882a593Smuzhiyun		       <&apbdma 7>, <&apbdma 7>,
579*4882a593Smuzhiyun		       <&apbdma 12>, <&apbdma 12>,
580*4882a593Smuzhiyun		       <&apbdma 13>, <&apbdma 13>,
581*4882a593Smuzhiyun		       <&apbdma 14>, <&apbdma 14>,
582*4882a593Smuzhiyun		       <&apbdma 29>, <&apbdma 29>;
583*4882a593Smuzhiyun		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
584*4882a593Smuzhiyun			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
585*4882a593Smuzhiyun			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
586*4882a593Smuzhiyun			    "rx9", "tx9";
587*4882a593Smuzhiyun		ranges;
588*4882a593Smuzhiyun		#address-cells = <1>;
589*4882a593Smuzhiyun		#size-cells = <1>;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun		tegra_i2s0: i2s@70080300 {
592*4882a593Smuzhiyun			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
593*4882a593Smuzhiyun			reg = <0x70080300 0x100>;
594*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <4 4>;
595*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
596*4882a593Smuzhiyun			resets = <&tegra_car 30>;
597*4882a593Smuzhiyun			reset-names = "i2s";
598*4882a593Smuzhiyun			status = "disabled";
599*4882a593Smuzhiyun		};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun		tegra_i2s1: i2s@70080400 {
602*4882a593Smuzhiyun			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
603*4882a593Smuzhiyun			reg = <0x70080400 0x100>;
604*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <5 5>;
605*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
606*4882a593Smuzhiyun			resets = <&tegra_car 11>;
607*4882a593Smuzhiyun			reset-names = "i2s";
608*4882a593Smuzhiyun			status = "disabled";
609*4882a593Smuzhiyun		};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun		tegra_i2s2: i2s@70080500 {
612*4882a593Smuzhiyun			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
613*4882a593Smuzhiyun			reg = <0x70080500 0x100>;
614*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <6 6>;
615*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
616*4882a593Smuzhiyun			resets = <&tegra_car 18>;
617*4882a593Smuzhiyun			reset-names = "i2s";
618*4882a593Smuzhiyun			status = "disabled";
619*4882a593Smuzhiyun		};
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun		tegra_i2s3: i2s@70080600 {
622*4882a593Smuzhiyun			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
623*4882a593Smuzhiyun			reg = <0x70080600 0x100>;
624*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <7 7>;
625*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
626*4882a593Smuzhiyun			resets = <&tegra_car 101>;
627*4882a593Smuzhiyun			reset-names = "i2s";
628*4882a593Smuzhiyun			status = "disabled";
629*4882a593Smuzhiyun		};
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun		tegra_i2s4: i2s@70080700 {
632*4882a593Smuzhiyun			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
633*4882a593Smuzhiyun			reg = <0x70080700 0x100>;
634*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <8 8>;
635*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
636*4882a593Smuzhiyun			resets = <&tegra_car 102>;
637*4882a593Smuzhiyun			reset-names = "i2s";
638*4882a593Smuzhiyun			status = "disabled";
639*4882a593Smuzhiyun		};
640*4882a593Smuzhiyun	};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun	mipi: mipi@700e3000 {
643*4882a593Smuzhiyun		compatible = "nvidia,tegra114-mipi";
644*4882a593Smuzhiyun		reg = <0x700e3000 0x100>;
645*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
646*4882a593Smuzhiyun		#nvidia,mipi-calibrate-cells = <1>;
647*4882a593Smuzhiyun	};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun	mmc@78000000 {
650*4882a593Smuzhiyun		compatible = "nvidia,tegra114-sdhci";
651*4882a593Smuzhiyun		reg = <0x78000000 0x200>;
652*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
653*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
654*4882a593Smuzhiyun		clock-names = "sdhci";
655*4882a593Smuzhiyun		resets = <&tegra_car 14>;
656*4882a593Smuzhiyun		reset-names = "sdhci";
657*4882a593Smuzhiyun		status = "disabled";
658*4882a593Smuzhiyun	};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun	mmc@78000200 {
661*4882a593Smuzhiyun		compatible = "nvidia,tegra114-sdhci";
662*4882a593Smuzhiyun		reg = <0x78000200 0x200>;
663*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
664*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
665*4882a593Smuzhiyun		clock-names = "sdhci";
666*4882a593Smuzhiyun		resets = <&tegra_car 9>;
667*4882a593Smuzhiyun		reset-names = "sdhci";
668*4882a593Smuzhiyun		status = "disabled";
669*4882a593Smuzhiyun	};
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun	mmc@78000400 {
672*4882a593Smuzhiyun		compatible = "nvidia,tegra114-sdhci";
673*4882a593Smuzhiyun		reg = <0x78000400 0x200>;
674*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
675*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
676*4882a593Smuzhiyun		clock-names = "sdhci";
677*4882a593Smuzhiyun		resets = <&tegra_car 69>;
678*4882a593Smuzhiyun		reset-names = "sdhci";
679*4882a593Smuzhiyun		status = "disabled";
680*4882a593Smuzhiyun	};
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun	mmc@78000600 {
683*4882a593Smuzhiyun		compatible = "nvidia,tegra114-sdhci";
684*4882a593Smuzhiyun		reg = <0x78000600 0x200>;
685*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
686*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
687*4882a593Smuzhiyun		clock-names = "sdhci";
688*4882a593Smuzhiyun		resets = <&tegra_car 15>;
689*4882a593Smuzhiyun		reset-names = "sdhci";
690*4882a593Smuzhiyun		status = "disabled";
691*4882a593Smuzhiyun	};
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun	usb@7d000000 {
694*4882a593Smuzhiyun		compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci";
695*4882a593Smuzhiyun		reg = <0x7d000000 0x4000>;
696*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
697*4882a593Smuzhiyun		phy_type = "utmi";
698*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_USBD>;
699*4882a593Smuzhiyun		resets = <&tegra_car 22>;
700*4882a593Smuzhiyun		reset-names = "usb";
701*4882a593Smuzhiyun		nvidia,phy = <&phy1>;
702*4882a593Smuzhiyun		status = "disabled";
703*4882a593Smuzhiyun	};
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun	phy1: usb-phy@7d000000 {
706*4882a593Smuzhiyun		compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
707*4882a593Smuzhiyun		reg = <0x7d000000 0x4000>,
708*4882a593Smuzhiyun		      <0x7d000000 0x4000>;
709*4882a593Smuzhiyun		phy_type = "utmi";
710*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_USBD>,
711*4882a593Smuzhiyun			 <&tegra_car TEGRA114_CLK_PLL_U>,
712*4882a593Smuzhiyun			 <&tegra_car TEGRA114_CLK_USBD>;
713*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
714*4882a593Smuzhiyun		resets = <&tegra_car 22>, <&tegra_car 22>;
715*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
716*4882a593Smuzhiyun		#phy-cells = <0>;
717*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
718*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
719*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
720*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
721*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
722*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
723*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
724*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
725*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
726*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
727*4882a593Smuzhiyun		nvidia,has-utmi-pad-registers;
728*4882a593Smuzhiyun		status = "disabled";
729*4882a593Smuzhiyun	};
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun	usb@7d008000 {
732*4882a593Smuzhiyun		compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci";
733*4882a593Smuzhiyun		reg = <0x7d008000 0x4000>;
734*4882a593Smuzhiyun		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
735*4882a593Smuzhiyun		phy_type = "utmi";
736*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_USB3>;
737*4882a593Smuzhiyun		resets = <&tegra_car 59>;
738*4882a593Smuzhiyun		reset-names = "usb";
739*4882a593Smuzhiyun		nvidia,phy = <&phy3>;
740*4882a593Smuzhiyun		status = "disabled";
741*4882a593Smuzhiyun	};
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun	phy3: usb-phy@7d008000 {
744*4882a593Smuzhiyun		compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
745*4882a593Smuzhiyun		reg = <0x7d008000 0x4000>,
746*4882a593Smuzhiyun		      <0x7d000000 0x4000>;
747*4882a593Smuzhiyun		phy_type = "utmi";
748*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA114_CLK_USB3>,
749*4882a593Smuzhiyun			 <&tegra_car TEGRA114_CLK_PLL_U>,
750*4882a593Smuzhiyun			 <&tegra_car TEGRA114_CLK_USBD>;
751*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
752*4882a593Smuzhiyun		resets = <&tegra_car 59>, <&tegra_car 22>;
753*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
754*4882a593Smuzhiyun		#phy-cells = <0>;
755*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
756*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
757*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
758*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
759*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
760*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
761*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
762*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
763*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
764*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
765*4882a593Smuzhiyun		status = "disabled";
766*4882a593Smuzhiyun	};
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun	cpus {
769*4882a593Smuzhiyun		#address-cells = <1>;
770*4882a593Smuzhiyun		#size-cells = <0>;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun		cpu@0 {
773*4882a593Smuzhiyun			device_type = "cpu";
774*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
775*4882a593Smuzhiyun			reg = <0>;
776*4882a593Smuzhiyun		};
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun		cpu@1 {
779*4882a593Smuzhiyun			device_type = "cpu";
780*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
781*4882a593Smuzhiyun			reg = <1>;
782*4882a593Smuzhiyun		};
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun		cpu@2 {
785*4882a593Smuzhiyun			device_type = "cpu";
786*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
787*4882a593Smuzhiyun			reg = <2>;
788*4882a593Smuzhiyun		};
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun		cpu@3 {
791*4882a593Smuzhiyun			device_type = "cpu";
792*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
793*4882a593Smuzhiyun			reg = <3>;
794*4882a593Smuzhiyun		};
795*4882a593Smuzhiyun	};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun	timer {
798*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
799*4882a593Smuzhiyun		interrupts =
800*4882a593Smuzhiyun			<GIC_PPI 13
801*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
802*4882a593Smuzhiyun			<GIC_PPI 14
803*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
804*4882a593Smuzhiyun			<GIC_PPI 11
805*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
806*4882a593Smuzhiyun			<GIC_PPI 10
807*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
808*4882a593Smuzhiyun		interrupt-parent = <&gic>;
809*4882a593Smuzhiyun	};
810*4882a593Smuzhiyun};
811