1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-de2.h> 44*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-h3-ccu.h> 45*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-r-ccu.h> 46*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 47*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-de2.h> 48*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-h3-ccu.h> 49*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-r-ccu.h> 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun/ { 52*4882a593Smuzhiyun interrupt-parent = <&gic>; 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun chosen { 57*4882a593Smuzhiyun #address-cells = <1>; 58*4882a593Smuzhiyun #size-cells = <1>; 59*4882a593Smuzhiyun ranges; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun framebuffer-hdmi { 62*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 63*4882a593Smuzhiyun "simple-framebuffer"; 64*4882a593Smuzhiyun allwinner,pipeline = "mixer0-lcd0-hdmi"; 65*4882a593Smuzhiyun clocks = <&display_clocks CLK_MIXER0>, 66*4882a593Smuzhiyun <&ccu CLK_TCON0>, <&ccu CLK_HDMI>; 67*4882a593Smuzhiyun status = "disabled"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun framebuffer-tve { 71*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 72*4882a593Smuzhiyun "simple-framebuffer"; 73*4882a593Smuzhiyun allwinner,pipeline = "mixer1-lcd1-tve"; 74*4882a593Smuzhiyun clocks = <&display_clocks CLK_MIXER1>, 75*4882a593Smuzhiyun <&ccu CLK_TVE>; 76*4882a593Smuzhiyun status = "disabled"; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun clocks { 81*4882a593Smuzhiyun #address-cells = <1>; 82*4882a593Smuzhiyun #size-cells = <1>; 83*4882a593Smuzhiyun ranges; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun osc24M: osc24M_clk { 86*4882a593Smuzhiyun #clock-cells = <0>; 87*4882a593Smuzhiyun compatible = "fixed-clock"; 88*4882a593Smuzhiyun clock-frequency = <24000000>; 89*4882a593Smuzhiyun clock-accuracy = <50000>; 90*4882a593Smuzhiyun clock-output-names = "osc24M"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun osc32k: osc32k_clk { 94*4882a593Smuzhiyun #clock-cells = <0>; 95*4882a593Smuzhiyun compatible = "fixed-clock"; 96*4882a593Smuzhiyun clock-frequency = <32768>; 97*4882a593Smuzhiyun clock-accuracy = <50000>; 98*4882a593Smuzhiyun clock-output-names = "ext_osc32k"; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun de: display-engine { 103*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-display-engine"; 104*4882a593Smuzhiyun allwinner,pipelines = <&mixer0>; 105*4882a593Smuzhiyun status = "disabled"; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun soc { 109*4882a593Smuzhiyun compatible = "simple-bus"; 110*4882a593Smuzhiyun #address-cells = <1>; 111*4882a593Smuzhiyun #size-cells = <1>; 112*4882a593Smuzhiyun dma-ranges; 113*4882a593Smuzhiyun ranges; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun display_clocks: clock@1000000 { 116*4882a593Smuzhiyun /* compatible is in per SoC .dtsi file */ 117*4882a593Smuzhiyun reg = <0x01000000 0x10000>; 118*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_DE>, 119*4882a593Smuzhiyun <&ccu CLK_DE>; 120*4882a593Smuzhiyun clock-names = "bus", 121*4882a593Smuzhiyun "mod"; 122*4882a593Smuzhiyun resets = <&ccu RST_BUS_DE>; 123*4882a593Smuzhiyun #clock-cells = <1>; 124*4882a593Smuzhiyun #reset-cells = <1>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun mixer0: mixer@1100000 { 128*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-de2-mixer-0"; 129*4882a593Smuzhiyun reg = <0x01100000 0x100000>; 130*4882a593Smuzhiyun clocks = <&display_clocks CLK_BUS_MIXER0>, 131*4882a593Smuzhiyun <&display_clocks CLK_MIXER0>; 132*4882a593Smuzhiyun clock-names = "bus", 133*4882a593Smuzhiyun "mod"; 134*4882a593Smuzhiyun resets = <&display_clocks RST_MIXER0>; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun ports { 137*4882a593Smuzhiyun #address-cells = <1>; 138*4882a593Smuzhiyun #size-cells = <0>; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun mixer0_out: port@1 { 141*4882a593Smuzhiyun reg = <1>; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun mixer0_out_tcon0: endpoint { 144*4882a593Smuzhiyun remote-endpoint = <&tcon0_in_mixer0>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun dma: dma-controller@1c02000 { 151*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-dma"; 152*4882a593Smuzhiyun reg = <0x01c02000 0x1000>; 153*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 154*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_DMA>; 155*4882a593Smuzhiyun resets = <&ccu RST_BUS_DMA>; 156*4882a593Smuzhiyun #dma-cells = <1>; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun tcon0: lcd-controller@1c0c000 { 160*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-tcon-tv", 161*4882a593Smuzhiyun "allwinner,sun8i-a83t-tcon-tv"; 162*4882a593Smuzhiyun reg = <0x01c0c000 0x1000>; 163*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 164*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>; 165*4882a593Smuzhiyun clock-names = "ahb", "tcon-ch1"; 166*4882a593Smuzhiyun resets = <&ccu RST_BUS_TCON0>; 167*4882a593Smuzhiyun reset-names = "lcd"; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun ports { 170*4882a593Smuzhiyun #address-cells = <1>; 171*4882a593Smuzhiyun #size-cells = <0>; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun tcon0_in: port@0 { 174*4882a593Smuzhiyun reg = <0>; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun tcon0_in_mixer0: endpoint { 177*4882a593Smuzhiyun remote-endpoint = <&mixer0_out_tcon0>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun tcon0_out: port@1 { 182*4882a593Smuzhiyun #address-cells = <1>; 183*4882a593Smuzhiyun #size-cells = <0>; 184*4882a593Smuzhiyun reg = <1>; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun tcon0_out_hdmi: endpoint@1 { 187*4882a593Smuzhiyun reg = <1>; 188*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_tcon0>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun mmc0: mmc@1c0f000 { 195*4882a593Smuzhiyun /* compatible and clocks are in per SoC .dtsi file */ 196*4882a593Smuzhiyun reg = <0x01c0f000 0x1000>; 197*4882a593Smuzhiyun pinctrl-names = "default"; 198*4882a593Smuzhiyun pinctrl-0 = <&mmc0_pins>; 199*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC0>; 200*4882a593Smuzhiyun reset-names = "ahb"; 201*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 202*4882a593Smuzhiyun status = "disabled"; 203*4882a593Smuzhiyun #address-cells = <1>; 204*4882a593Smuzhiyun #size-cells = <0>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun mmc1: mmc@1c10000 { 208*4882a593Smuzhiyun /* compatible and clocks are in per SoC .dtsi file */ 209*4882a593Smuzhiyun reg = <0x01c10000 0x1000>; 210*4882a593Smuzhiyun pinctrl-names = "default"; 211*4882a593Smuzhiyun pinctrl-0 = <&mmc1_pins>; 212*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC1>; 213*4882a593Smuzhiyun reset-names = "ahb"; 214*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 215*4882a593Smuzhiyun status = "disabled"; 216*4882a593Smuzhiyun #address-cells = <1>; 217*4882a593Smuzhiyun #size-cells = <0>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun mmc2: mmc@1c11000 { 221*4882a593Smuzhiyun /* compatible and clocks are in per SoC .dtsi file */ 222*4882a593Smuzhiyun reg = <0x01c11000 0x1000>; 223*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC2>; 224*4882a593Smuzhiyun reset-names = "ahb"; 225*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 226*4882a593Smuzhiyun status = "disabled"; 227*4882a593Smuzhiyun #address-cells = <1>; 228*4882a593Smuzhiyun #size-cells = <0>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun sid: eeprom@1c14000 { 232*4882a593Smuzhiyun /* compatible is in per SoC .dtsi file */ 233*4882a593Smuzhiyun reg = <0x1c14000 0x400>; 234*4882a593Smuzhiyun #address-cells = <1>; 235*4882a593Smuzhiyun #size-cells = <1>; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun ths_calibration: thermal-sensor-calibration@34 { 238*4882a593Smuzhiyun reg = <0x34 4>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun msgbox: mailbox@1c17000 { 243*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-msgbox", 244*4882a593Smuzhiyun "allwinner,sun6i-a31-msgbox"; 245*4882a593Smuzhiyun reg = <0x01c17000 0x1000>; 246*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MSGBOX>; 247*4882a593Smuzhiyun resets = <&ccu RST_BUS_MSGBOX>; 248*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 249*4882a593Smuzhiyun #mbox-cells = <1>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun usb_otg: usb@1c19000 { 253*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-musb"; 254*4882a593Smuzhiyun reg = <0x01c19000 0x400>; 255*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_OTG>; 256*4882a593Smuzhiyun resets = <&ccu RST_BUS_OTG>; 257*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 258*4882a593Smuzhiyun interrupt-names = "mc"; 259*4882a593Smuzhiyun phys = <&usbphy 0>; 260*4882a593Smuzhiyun phy-names = "usb"; 261*4882a593Smuzhiyun extcon = <&usbphy 0>; 262*4882a593Smuzhiyun dr_mode = "otg"; 263*4882a593Smuzhiyun status = "disabled"; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun usbphy: phy@1c19400 { 267*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-usb-phy"; 268*4882a593Smuzhiyun reg = <0x01c19400 0x2c>, 269*4882a593Smuzhiyun <0x01c1a800 0x4>, 270*4882a593Smuzhiyun <0x01c1b800 0x4>, 271*4882a593Smuzhiyun <0x01c1c800 0x4>, 272*4882a593Smuzhiyun <0x01c1d800 0x4>; 273*4882a593Smuzhiyun reg-names = "phy_ctrl", 274*4882a593Smuzhiyun "pmu0", 275*4882a593Smuzhiyun "pmu1", 276*4882a593Smuzhiyun "pmu2", 277*4882a593Smuzhiyun "pmu3"; 278*4882a593Smuzhiyun clocks = <&ccu CLK_USB_PHY0>, 279*4882a593Smuzhiyun <&ccu CLK_USB_PHY1>, 280*4882a593Smuzhiyun <&ccu CLK_USB_PHY2>, 281*4882a593Smuzhiyun <&ccu CLK_USB_PHY3>; 282*4882a593Smuzhiyun clock-names = "usb0_phy", 283*4882a593Smuzhiyun "usb1_phy", 284*4882a593Smuzhiyun "usb2_phy", 285*4882a593Smuzhiyun "usb3_phy"; 286*4882a593Smuzhiyun resets = <&ccu RST_USB_PHY0>, 287*4882a593Smuzhiyun <&ccu RST_USB_PHY1>, 288*4882a593Smuzhiyun <&ccu RST_USB_PHY2>, 289*4882a593Smuzhiyun <&ccu RST_USB_PHY3>; 290*4882a593Smuzhiyun reset-names = "usb0_reset", 291*4882a593Smuzhiyun "usb1_reset", 292*4882a593Smuzhiyun "usb2_reset", 293*4882a593Smuzhiyun "usb3_reset"; 294*4882a593Smuzhiyun status = "disabled"; 295*4882a593Smuzhiyun #phy-cells = <1>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun ehci0: usb@1c1a000 { 299*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 300*4882a593Smuzhiyun reg = <0x01c1a000 0x100>; 301*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 302*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI0>, <&ccu CLK_BUS_OHCI0>; 303*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI0>, <&ccu RST_BUS_OHCI0>; 304*4882a593Smuzhiyun status = "disabled"; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun ohci0: usb@1c1a400 { 308*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 309*4882a593Smuzhiyun reg = <0x01c1a400 0x100>; 310*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 311*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI0>, <&ccu CLK_BUS_OHCI0>, 312*4882a593Smuzhiyun <&ccu CLK_USB_OHCI0>; 313*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI0>, <&ccu RST_BUS_OHCI0>; 314*4882a593Smuzhiyun status = "disabled"; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun ehci1: usb@1c1b000 { 318*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 319*4882a593Smuzhiyun reg = <0x01c1b000 0x100>; 320*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 321*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI1>, <&ccu CLK_BUS_OHCI1>; 322*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI1>, <&ccu RST_BUS_OHCI1>; 323*4882a593Smuzhiyun phys = <&usbphy 1>; 324*4882a593Smuzhiyun phy-names = "usb"; 325*4882a593Smuzhiyun status = "disabled"; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun ohci1: usb@1c1b400 { 329*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 330*4882a593Smuzhiyun reg = <0x01c1b400 0x100>; 331*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 332*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI1>, <&ccu CLK_BUS_OHCI1>, 333*4882a593Smuzhiyun <&ccu CLK_USB_OHCI1>; 334*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI1>, <&ccu RST_BUS_OHCI1>; 335*4882a593Smuzhiyun phys = <&usbphy 1>; 336*4882a593Smuzhiyun phy-names = "usb"; 337*4882a593Smuzhiyun status = "disabled"; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun ehci2: usb@1c1c000 { 341*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 342*4882a593Smuzhiyun reg = <0x01c1c000 0x100>; 343*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 344*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI2>, <&ccu CLK_BUS_OHCI2>; 345*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI2>, <&ccu RST_BUS_OHCI2>; 346*4882a593Smuzhiyun phys = <&usbphy 2>; 347*4882a593Smuzhiyun phy-names = "usb"; 348*4882a593Smuzhiyun status = "disabled"; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun ohci2: usb@1c1c400 { 352*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 353*4882a593Smuzhiyun reg = <0x01c1c400 0x100>; 354*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 355*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI2>, <&ccu CLK_BUS_OHCI2>, 356*4882a593Smuzhiyun <&ccu CLK_USB_OHCI2>; 357*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI2>, <&ccu RST_BUS_OHCI2>; 358*4882a593Smuzhiyun phys = <&usbphy 2>; 359*4882a593Smuzhiyun phy-names = "usb"; 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun ehci3: usb@1c1d000 { 364*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 365*4882a593Smuzhiyun reg = <0x01c1d000 0x100>; 366*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 367*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI3>, <&ccu CLK_BUS_OHCI3>; 368*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI3>, <&ccu RST_BUS_OHCI3>; 369*4882a593Smuzhiyun phys = <&usbphy 3>; 370*4882a593Smuzhiyun phy-names = "usb"; 371*4882a593Smuzhiyun status = "disabled"; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun ohci3: usb@1c1d400 { 375*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 376*4882a593Smuzhiyun reg = <0x01c1d400 0x100>; 377*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 378*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI3>, <&ccu CLK_BUS_OHCI3>, 379*4882a593Smuzhiyun <&ccu CLK_USB_OHCI3>; 380*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI3>, <&ccu RST_BUS_OHCI3>; 381*4882a593Smuzhiyun phys = <&usbphy 3>; 382*4882a593Smuzhiyun phy-names = "usb"; 383*4882a593Smuzhiyun status = "disabled"; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun ccu: clock@1c20000 { 387*4882a593Smuzhiyun /* compatible is in per SoC .dtsi file */ 388*4882a593Smuzhiyun reg = <0x01c20000 0x400>; 389*4882a593Smuzhiyun clocks = <&osc24M>, <&rtc 0>; 390*4882a593Smuzhiyun clock-names = "hosc", "losc"; 391*4882a593Smuzhiyun #clock-cells = <1>; 392*4882a593Smuzhiyun #reset-cells = <1>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun pio: pinctrl@1c20800 { 396*4882a593Smuzhiyun /* compatible is in per SoC .dtsi file */ 397*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 398*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 399*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 400*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&rtc 0>; 401*4882a593Smuzhiyun clock-names = "apb", "hosc", "losc"; 402*4882a593Smuzhiyun gpio-controller; 403*4882a593Smuzhiyun #gpio-cells = <3>; 404*4882a593Smuzhiyun interrupt-controller; 405*4882a593Smuzhiyun #interrupt-cells = <3>; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun csi_pins: csi-pins { 408*4882a593Smuzhiyun pins = "PE0", "PE2", "PE3", "PE4", "PE5", 409*4882a593Smuzhiyun "PE6", "PE7", "PE8", "PE9", "PE10", 410*4882a593Smuzhiyun "PE11"; 411*4882a593Smuzhiyun function = "csi"; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun emac_rgmii_pins: emac-rgmii-pins { 415*4882a593Smuzhiyun pins = "PD0", "PD1", "PD2", "PD3", "PD4", 416*4882a593Smuzhiyun "PD5", "PD7", "PD8", "PD9", "PD10", 417*4882a593Smuzhiyun "PD12", "PD13", "PD15", "PD16", "PD17"; 418*4882a593Smuzhiyun function = "emac"; 419*4882a593Smuzhiyun drive-strength = <40>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun i2c0_pins: i2c0-pins { 423*4882a593Smuzhiyun pins = "PA11", "PA12"; 424*4882a593Smuzhiyun function = "i2c0"; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun i2c1_pins: i2c1-pins { 428*4882a593Smuzhiyun pins = "PA18", "PA19"; 429*4882a593Smuzhiyun function = "i2c1"; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun i2c2_pins: i2c2-pins { 433*4882a593Smuzhiyun pins = "PE12", "PE13"; 434*4882a593Smuzhiyun function = "i2c2"; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun mmc0_pins: mmc0-pins { 438*4882a593Smuzhiyun pins = "PF0", "PF1", "PF2", "PF3", 439*4882a593Smuzhiyun "PF4", "PF5"; 440*4882a593Smuzhiyun function = "mmc0"; 441*4882a593Smuzhiyun drive-strength = <30>; 442*4882a593Smuzhiyun bias-pull-up; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun mmc1_pins: mmc1-pins { 446*4882a593Smuzhiyun pins = "PG0", "PG1", "PG2", "PG3", 447*4882a593Smuzhiyun "PG4", "PG5"; 448*4882a593Smuzhiyun function = "mmc1"; 449*4882a593Smuzhiyun drive-strength = <30>; 450*4882a593Smuzhiyun bias-pull-up; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun mmc2_8bit_pins: mmc2-8bit-pins { 454*4882a593Smuzhiyun pins = "PC5", "PC6", "PC8", 455*4882a593Smuzhiyun "PC9", "PC10", "PC11", 456*4882a593Smuzhiyun "PC12", "PC13", "PC14", 457*4882a593Smuzhiyun "PC15", "PC16"; 458*4882a593Smuzhiyun function = "mmc2"; 459*4882a593Smuzhiyun drive-strength = <30>; 460*4882a593Smuzhiyun bias-pull-up; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun spdif_tx_pin: spdif-tx-pin { 464*4882a593Smuzhiyun pins = "PA17"; 465*4882a593Smuzhiyun function = "spdif"; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun spi0_pins: spi0-pins { 469*4882a593Smuzhiyun pins = "PC0", "PC1", "PC2", "PC3"; 470*4882a593Smuzhiyun function = "spi0"; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun spi1_pins: spi1-pins { 474*4882a593Smuzhiyun pins = "PA15", "PA16", "PA14", "PA13"; 475*4882a593Smuzhiyun function = "spi1"; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun uart0_pa_pins: uart0-pa-pins { 479*4882a593Smuzhiyun pins = "PA4", "PA5"; 480*4882a593Smuzhiyun function = "uart0"; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun uart1_pins: uart1-pins { 484*4882a593Smuzhiyun pins = "PG6", "PG7"; 485*4882a593Smuzhiyun function = "uart1"; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun uart1_rts_cts_pins: uart1-rts-cts-pins { 489*4882a593Smuzhiyun pins = "PG8", "PG9"; 490*4882a593Smuzhiyun function = "uart1"; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun uart2_pins: uart2-pins { 494*4882a593Smuzhiyun pins = "PA0", "PA1"; 495*4882a593Smuzhiyun function = "uart2"; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun uart2_rts_cts_pins: uart2-rts-cts-pins { 499*4882a593Smuzhiyun pins = "PA2", "PA3"; 500*4882a593Smuzhiyun function = "uart2"; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun uart3_pins: uart3-pins { 504*4882a593Smuzhiyun pins = "PA13", "PA14"; 505*4882a593Smuzhiyun function = "uart3"; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun uart3_rts_cts_pins: uart3-rts-cts-pins { 509*4882a593Smuzhiyun pins = "PA15", "PA16"; 510*4882a593Smuzhiyun function = "uart3"; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun timer@1c20c00 { 515*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-timer"; 516*4882a593Smuzhiyun reg = <0x01c20c00 0xa0>; 517*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 518*4882a593Smuzhiyun <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 519*4882a593Smuzhiyun clocks = <&osc24M>; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun emac: ethernet@1c30000 { 523*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-emac"; 524*4882a593Smuzhiyun syscon = <&syscon>; 525*4882a593Smuzhiyun reg = <0x01c30000 0x10000>; 526*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 527*4882a593Smuzhiyun interrupt-names = "macirq"; 528*4882a593Smuzhiyun resets = <&ccu RST_BUS_EMAC>; 529*4882a593Smuzhiyun reset-names = "stmmaceth"; 530*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EMAC>; 531*4882a593Smuzhiyun clock-names = "stmmaceth"; 532*4882a593Smuzhiyun status = "disabled"; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun mdio: mdio { 535*4882a593Smuzhiyun #address-cells = <1>; 536*4882a593Smuzhiyun #size-cells = <0>; 537*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun mdio-mux { 541*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-mdio-mux"; 542*4882a593Smuzhiyun #address-cells = <1>; 543*4882a593Smuzhiyun #size-cells = <0>; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun mdio-parent-bus = <&mdio>; 546*4882a593Smuzhiyun /* Only one MDIO is usable at the time */ 547*4882a593Smuzhiyun internal_mdio: mdio@1 { 548*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-mdio-internal"; 549*4882a593Smuzhiyun reg = <1>; 550*4882a593Smuzhiyun #address-cells = <1>; 551*4882a593Smuzhiyun #size-cells = <0>; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun int_mii_phy: ethernet-phy@1 { 554*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 555*4882a593Smuzhiyun reg = <1>; 556*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EPHY>; 557*4882a593Smuzhiyun resets = <&ccu RST_BUS_EPHY>; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun external_mdio: mdio@2 { 562*4882a593Smuzhiyun reg = <2>; 563*4882a593Smuzhiyun #address-cells = <1>; 564*4882a593Smuzhiyun #size-cells = <0>; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun mbus: dram-controller@1c62000 { 570*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-mbus"; 571*4882a593Smuzhiyun reg = <0x01c62000 0x1000>; 572*4882a593Smuzhiyun clocks = <&ccu CLK_MBUS>; 573*4882a593Smuzhiyun #address-cells = <1>; 574*4882a593Smuzhiyun #size-cells = <1>; 575*4882a593Smuzhiyun dma-ranges = <0x00000000 0x40000000 0xc0000000>; 576*4882a593Smuzhiyun #interconnect-cells = <1>; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun spi0: spi@1c68000 { 580*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-spi"; 581*4882a593Smuzhiyun reg = <0x01c68000 0x1000>; 582*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 583*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>; 584*4882a593Smuzhiyun clock-names = "ahb", "mod"; 585*4882a593Smuzhiyun dmas = <&dma 23>, <&dma 23>; 586*4882a593Smuzhiyun dma-names = "rx", "tx"; 587*4882a593Smuzhiyun pinctrl-names = "default"; 588*4882a593Smuzhiyun pinctrl-0 = <&spi0_pins>; 589*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPI0>; 590*4882a593Smuzhiyun status = "disabled"; 591*4882a593Smuzhiyun #address-cells = <1>; 592*4882a593Smuzhiyun #size-cells = <0>; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun spi1: spi@1c69000 { 596*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-spi"; 597*4882a593Smuzhiyun reg = <0x01c69000 0x1000>; 598*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 599*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>; 600*4882a593Smuzhiyun clock-names = "ahb", "mod"; 601*4882a593Smuzhiyun dmas = <&dma 24>, <&dma 24>; 602*4882a593Smuzhiyun dma-names = "rx", "tx"; 603*4882a593Smuzhiyun pinctrl-names = "default"; 604*4882a593Smuzhiyun pinctrl-0 = <&spi1_pins>; 605*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPI1>; 606*4882a593Smuzhiyun status = "disabled"; 607*4882a593Smuzhiyun #address-cells = <1>; 608*4882a593Smuzhiyun #size-cells = <0>; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun wdt0: watchdog@1c20ca0 { 612*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-wdt"; 613*4882a593Smuzhiyun reg = <0x01c20ca0 0x20>; 614*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 615*4882a593Smuzhiyun clocks = <&osc24M>; 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun 618*4882a593Smuzhiyun spdif: spdif@1c21000 { 619*4882a593Smuzhiyun #sound-dai-cells = <0>; 620*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-spdif"; 621*4882a593Smuzhiyun reg = <0x01c21000 0x400>; 622*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 623*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>; 624*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPDIF>; 625*4882a593Smuzhiyun clock-names = "apb", "spdif"; 626*4882a593Smuzhiyun dmas = <&dma 2>; 627*4882a593Smuzhiyun dma-names = "tx"; 628*4882a593Smuzhiyun status = "disabled"; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun pwm: pwm@1c21400 { 632*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-pwm"; 633*4882a593Smuzhiyun reg = <0x01c21400 0x8>; 634*4882a593Smuzhiyun clocks = <&osc24M>; 635*4882a593Smuzhiyun #pwm-cells = <3>; 636*4882a593Smuzhiyun status = "disabled"; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun i2s0: i2s@1c22000 { 640*4882a593Smuzhiyun #sound-dai-cells = <0>; 641*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-i2s"; 642*4882a593Smuzhiyun reg = <0x01c22000 0x400>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 644*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>; 645*4882a593Smuzhiyun clock-names = "apb", "mod"; 646*4882a593Smuzhiyun dmas = <&dma 3>, <&dma 3>; 647*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2S0>; 648*4882a593Smuzhiyun dma-names = "rx", "tx"; 649*4882a593Smuzhiyun status = "disabled"; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun i2s1: i2s@1c22400 { 653*4882a593Smuzhiyun #sound-dai-cells = <0>; 654*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-i2s"; 655*4882a593Smuzhiyun reg = <0x01c22400 0x400>; 656*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 657*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>; 658*4882a593Smuzhiyun clock-names = "apb", "mod"; 659*4882a593Smuzhiyun dmas = <&dma 4>, <&dma 4>; 660*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2S1>; 661*4882a593Smuzhiyun dma-names = "rx", "tx"; 662*4882a593Smuzhiyun status = "disabled"; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun codec: codec@1c22c00 { 666*4882a593Smuzhiyun #sound-dai-cells = <0>; 667*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-codec"; 668*4882a593Smuzhiyun reg = <0x01c22c00 0x400>; 669*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 670*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>; 671*4882a593Smuzhiyun clock-names = "apb", "codec"; 672*4882a593Smuzhiyun resets = <&ccu RST_BUS_CODEC>; 673*4882a593Smuzhiyun dmas = <&dma 15>, <&dma 15>; 674*4882a593Smuzhiyun dma-names = "rx", "tx"; 675*4882a593Smuzhiyun allwinner,codec-analog-controls = <&codec_analog>; 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun uart0: serial@1c28000 { 680*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 681*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 682*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 683*4882a593Smuzhiyun reg-shift = <2>; 684*4882a593Smuzhiyun reg-io-width = <4>; 685*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART0>; 686*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART0>; 687*4882a593Smuzhiyun dmas = <&dma 6>, <&dma 6>; 688*4882a593Smuzhiyun dma-names = "rx", "tx"; 689*4882a593Smuzhiyun status = "disabled"; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun uart1: serial@1c28400 { 693*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 694*4882a593Smuzhiyun reg = <0x01c28400 0x400>; 695*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 696*4882a593Smuzhiyun reg-shift = <2>; 697*4882a593Smuzhiyun reg-io-width = <4>; 698*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART1>; 699*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART1>; 700*4882a593Smuzhiyun dmas = <&dma 7>, <&dma 7>; 701*4882a593Smuzhiyun dma-names = "rx", "tx"; 702*4882a593Smuzhiyun status = "disabled"; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun uart2: serial@1c28800 { 706*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 707*4882a593Smuzhiyun reg = <0x01c28800 0x400>; 708*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 709*4882a593Smuzhiyun reg-shift = <2>; 710*4882a593Smuzhiyun reg-io-width = <4>; 711*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART2>; 712*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART2>; 713*4882a593Smuzhiyun dmas = <&dma 8>, <&dma 8>; 714*4882a593Smuzhiyun dma-names = "rx", "tx"; 715*4882a593Smuzhiyun status = "disabled"; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun uart3: serial@1c28c00 { 719*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 720*4882a593Smuzhiyun reg = <0x01c28c00 0x400>; 721*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 722*4882a593Smuzhiyun reg-shift = <2>; 723*4882a593Smuzhiyun reg-io-width = <4>; 724*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART3>; 725*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART3>; 726*4882a593Smuzhiyun dmas = <&dma 9>, <&dma 9>; 727*4882a593Smuzhiyun dma-names = "rx", "tx"; 728*4882a593Smuzhiyun status = "disabled"; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun i2c0: i2c@1c2ac00 { 732*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 733*4882a593Smuzhiyun reg = <0x01c2ac00 0x400>; 734*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 735*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C0>; 736*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C0>; 737*4882a593Smuzhiyun pinctrl-names = "default"; 738*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 739*4882a593Smuzhiyun status = "disabled"; 740*4882a593Smuzhiyun #address-cells = <1>; 741*4882a593Smuzhiyun #size-cells = <0>; 742*4882a593Smuzhiyun }; 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun i2c1: i2c@1c2b000 { 745*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 746*4882a593Smuzhiyun reg = <0x01c2b000 0x400>; 747*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 748*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C1>; 749*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C1>; 750*4882a593Smuzhiyun pinctrl-names = "default"; 751*4882a593Smuzhiyun pinctrl-0 = <&i2c1_pins>; 752*4882a593Smuzhiyun status = "disabled"; 753*4882a593Smuzhiyun #address-cells = <1>; 754*4882a593Smuzhiyun #size-cells = <0>; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun i2c2: i2c@1c2b400 { 758*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 759*4882a593Smuzhiyun reg = <0x01c2b400 0x400>; 760*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 761*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C2>; 762*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C2>; 763*4882a593Smuzhiyun pinctrl-names = "default"; 764*4882a593Smuzhiyun pinctrl-0 = <&i2c2_pins>; 765*4882a593Smuzhiyun status = "disabled"; 766*4882a593Smuzhiyun #address-cells = <1>; 767*4882a593Smuzhiyun #size-cells = <0>; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun gic: interrupt-controller@1c81000 { 771*4882a593Smuzhiyun compatible = "arm,gic-400"; 772*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 773*4882a593Smuzhiyun <0x01c82000 0x2000>, 774*4882a593Smuzhiyun <0x01c84000 0x2000>, 775*4882a593Smuzhiyun <0x01c86000 0x2000>; 776*4882a593Smuzhiyun interrupt-controller; 777*4882a593Smuzhiyun #interrupt-cells = <3>; 778*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun csi: camera@1cb0000 { 782*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-csi"; 783*4882a593Smuzhiyun reg = <0x01cb0000 0x1000>; 784*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 785*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_CSI>, 786*4882a593Smuzhiyun <&ccu CLK_CSI_SCLK>, 787*4882a593Smuzhiyun <&ccu CLK_DRAM_CSI>; 788*4882a593Smuzhiyun clock-names = "bus", "mod", "ram"; 789*4882a593Smuzhiyun resets = <&ccu RST_BUS_CSI>; 790*4882a593Smuzhiyun pinctrl-names = "default"; 791*4882a593Smuzhiyun pinctrl-0 = <&csi_pins>; 792*4882a593Smuzhiyun status = "disabled"; 793*4882a593Smuzhiyun }; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun hdmi: hdmi@1ee0000 { 796*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-dw-hdmi", 797*4882a593Smuzhiyun "allwinner,sun8i-a83t-dw-hdmi"; 798*4882a593Smuzhiyun reg = <0x01ee0000 0x10000>; 799*4882a593Smuzhiyun reg-io-width = <1>; 800*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 801*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>, 802*4882a593Smuzhiyun <&ccu CLK_HDMI>; 803*4882a593Smuzhiyun clock-names = "iahb", "isfr", "tmds"; 804*4882a593Smuzhiyun resets = <&ccu RST_BUS_HDMI1>; 805*4882a593Smuzhiyun reset-names = "ctrl"; 806*4882a593Smuzhiyun phys = <&hdmi_phy>; 807*4882a593Smuzhiyun phy-names = "phy"; 808*4882a593Smuzhiyun status = "disabled"; 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun ports { 811*4882a593Smuzhiyun #address-cells = <1>; 812*4882a593Smuzhiyun #size-cells = <0>; 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun hdmi_in: port@0 { 815*4882a593Smuzhiyun reg = <0>; 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun hdmi_in_tcon0: endpoint { 818*4882a593Smuzhiyun remote-endpoint = <&tcon0_out_hdmi>; 819*4882a593Smuzhiyun }; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun hdmi_out: port@1 { 823*4882a593Smuzhiyun reg = <1>; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun }; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun hdmi_phy: hdmi-phy@1ef0000 { 829*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-hdmi-phy"; 830*4882a593Smuzhiyun reg = <0x01ef0000 0x10000>; 831*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>, 832*4882a593Smuzhiyun <&ccu CLK_PLL_VIDEO>; 833*4882a593Smuzhiyun clock-names = "bus", "mod", "pll-0"; 834*4882a593Smuzhiyun resets = <&ccu RST_BUS_HDMI0>; 835*4882a593Smuzhiyun reset-names = "phy"; 836*4882a593Smuzhiyun #phy-cells = <0>; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun rtc: rtc@1f00000 { 840*4882a593Smuzhiyun /* compatible is in per SoC .dtsi file */ 841*4882a593Smuzhiyun reg = <0x01f00000 0x400>; 842*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 843*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 844*4882a593Smuzhiyun clock-output-names = "osc32k", "osc32k-out", "iosc"; 845*4882a593Smuzhiyun clocks = <&osc32k>; 846*4882a593Smuzhiyun #clock-cells = <1>; 847*4882a593Smuzhiyun }; 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun r_ccu: clock@1f01400 { 850*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-r-ccu"; 851*4882a593Smuzhiyun reg = <0x01f01400 0x100>; 852*4882a593Smuzhiyun clocks = <&osc24M>, <&rtc 0>, <&rtc 2>, 853*4882a593Smuzhiyun <&ccu CLK_PLL_PERIPH0>; 854*4882a593Smuzhiyun clock-names = "hosc", "losc", "iosc", "pll-periph"; 855*4882a593Smuzhiyun #clock-cells = <1>; 856*4882a593Smuzhiyun #reset-cells = <1>; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun codec_analog: codec-analog@1f015c0 { 860*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-codec-analog"; 861*4882a593Smuzhiyun reg = <0x01f015c0 0x4>; 862*4882a593Smuzhiyun }; 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun ir: ir@1f02000 { 865*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ir"; 866*4882a593Smuzhiyun clocks = <&r_ccu CLK_APB0_IR>, <&r_ccu CLK_IR>; 867*4882a593Smuzhiyun clock-names = "apb", "ir"; 868*4882a593Smuzhiyun resets = <&r_ccu RST_APB0_IR>; 869*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 870*4882a593Smuzhiyun reg = <0x01f02000 0x400>; 871*4882a593Smuzhiyun status = "disabled"; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun r_i2c: i2c@1f02400 { 875*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 876*4882a593Smuzhiyun reg = <0x01f02400 0x400>; 877*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 878*4882a593Smuzhiyun pinctrl-names = "default"; 879*4882a593Smuzhiyun pinctrl-0 = <&r_i2c_pins>; 880*4882a593Smuzhiyun clocks = <&r_ccu CLK_APB0_I2C>; 881*4882a593Smuzhiyun resets = <&r_ccu RST_APB0_I2C>; 882*4882a593Smuzhiyun status = "disabled"; 883*4882a593Smuzhiyun #address-cells = <1>; 884*4882a593Smuzhiyun #size-cells = <0>; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun r_pio: pinctrl@1f02c00 { 888*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-r-pinctrl"; 889*4882a593Smuzhiyun reg = <0x01f02c00 0x400>; 890*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 891*4882a593Smuzhiyun clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&rtc 0>; 892*4882a593Smuzhiyun clock-names = "apb", "hosc", "losc"; 893*4882a593Smuzhiyun gpio-controller; 894*4882a593Smuzhiyun #gpio-cells = <3>; 895*4882a593Smuzhiyun interrupt-controller; 896*4882a593Smuzhiyun #interrupt-cells = <3>; 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun r_ir_rx_pin: r-ir-rx-pin { 899*4882a593Smuzhiyun pins = "PL11"; 900*4882a593Smuzhiyun function = "s_cir_rx"; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun r_i2c_pins: r-i2c-pins { 904*4882a593Smuzhiyun pins = "PL0", "PL1"; 905*4882a593Smuzhiyun function = "s_i2c"; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun r_pwm_pin: r-pwm-pin { 909*4882a593Smuzhiyun pins = "PL10"; 910*4882a593Smuzhiyun function = "s_pwm"; 911*4882a593Smuzhiyun }; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun r_pwm: pwm@1f03800 { 915*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-pwm"; 916*4882a593Smuzhiyun reg = <0x01f03800 0x8>; 917*4882a593Smuzhiyun pinctrl-names = "default"; 918*4882a593Smuzhiyun pinctrl-0 = <&r_pwm_pin>; 919*4882a593Smuzhiyun clocks = <&osc24M>; 920*4882a593Smuzhiyun #pwm-cells = <3>; 921*4882a593Smuzhiyun status = "disabled"; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun}; 925