xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/sun9i-a80.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2014 Chen-Yu Tsai
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun#include <dt-bindings/clock/sun9i-a80-ccu.h>
48*4882a593Smuzhiyun#include <dt-bindings/clock/sun9i-a80-de.h>
49*4882a593Smuzhiyun#include <dt-bindings/clock/sun9i-a80-usb.h>
50*4882a593Smuzhiyun#include <dt-bindings/reset/sun9i-a80-ccu.h>
51*4882a593Smuzhiyun#include <dt-bindings/reset/sun9i-a80-de.h>
52*4882a593Smuzhiyun#include <dt-bindings/reset/sun9i-a80-usb.h>
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun/ {
55*4882a593Smuzhiyun	#address-cells = <2>;
56*4882a593Smuzhiyun	#size-cells = <2>;
57*4882a593Smuzhiyun	interrupt-parent = <&gic>;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	aliases {
60*4882a593Smuzhiyun		ethernet0 = &gmac;
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	cpus {
64*4882a593Smuzhiyun		#address-cells = <1>;
65*4882a593Smuzhiyun		#size-cells = <0>;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		cpu0: cpu@0 {
68*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
69*4882a593Smuzhiyun			device_type = "cpu";
70*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
71*4882a593Smuzhiyun			clock-frequency = <12000000>;
72*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
73*4882a593Smuzhiyun			reg = <0x0>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		cpu1: cpu@1 {
77*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
78*4882a593Smuzhiyun			device_type = "cpu";
79*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
80*4882a593Smuzhiyun			clock-frequency = <12000000>;
81*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
82*4882a593Smuzhiyun			reg = <0x1>;
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		cpu2: cpu@2 {
86*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
87*4882a593Smuzhiyun			device_type = "cpu";
88*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
89*4882a593Smuzhiyun			clock-frequency = <12000000>;
90*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
91*4882a593Smuzhiyun			reg = <0x2>;
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		cpu3: cpu@3 {
95*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
96*4882a593Smuzhiyun			device_type = "cpu";
97*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
98*4882a593Smuzhiyun			clock-frequency = <12000000>;
99*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
100*4882a593Smuzhiyun			reg = <0x3>;
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		cpu4: cpu@100 {
104*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
105*4882a593Smuzhiyun			device_type = "cpu";
106*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
107*4882a593Smuzhiyun			clock-frequency = <18000000>;
108*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
109*4882a593Smuzhiyun			reg = <0x100>;
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		cpu5: cpu@101 {
113*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
114*4882a593Smuzhiyun			device_type = "cpu";
115*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
116*4882a593Smuzhiyun			clock-frequency = <18000000>;
117*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
118*4882a593Smuzhiyun			reg = <0x101>;
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun		cpu6: cpu@102 {
122*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
123*4882a593Smuzhiyun			device_type = "cpu";
124*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
125*4882a593Smuzhiyun			clock-frequency = <18000000>;
126*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
127*4882a593Smuzhiyun			reg = <0x102>;
128*4882a593Smuzhiyun		};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun		cpu7: cpu@103 {
131*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
132*4882a593Smuzhiyun			device_type = "cpu";
133*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
134*4882a593Smuzhiyun			clock-frequency = <18000000>;
135*4882a593Smuzhiyun			enable-method = "allwinner,sun9i-a80-smp";
136*4882a593Smuzhiyun			reg = <0x103>;
137*4882a593Smuzhiyun		};
138*4882a593Smuzhiyun	};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun	timer {
141*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
142*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
143*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
144*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
145*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
146*4882a593Smuzhiyun		clock-frequency = <24000000>;
147*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
148*4882a593Smuzhiyun	};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	clocks {
151*4882a593Smuzhiyun		#address-cells = <1>;
152*4882a593Smuzhiyun		#size-cells = <1>;
153*4882a593Smuzhiyun		/*
154*4882a593Smuzhiyun		 * map 64 bit address range down to 32 bits,
155*4882a593Smuzhiyun		 * as the peripherals are all under 512MB.
156*4882a593Smuzhiyun		 */
157*4882a593Smuzhiyun		ranges = <0 0 0 0x20000000>;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun		/*
160*4882a593Smuzhiyun		 * This clock is actually configurable from the PRCM address
161*4882a593Smuzhiyun		 * space. The external 24M oscillator can be turned off, and
162*4882a593Smuzhiyun		 * the clock switched to an internal 16M RC oscillator. Under
163*4882a593Smuzhiyun		 * normal operation there's no reason to do this, and the
164*4882a593Smuzhiyun		 * default is to use the external good one, so just model this
165*4882a593Smuzhiyun		 * as a fixed clock. Also it is not entirely clear if the
166*4882a593Smuzhiyun		 * osc24M mux in the PRCM affects the entire clock tree, which
167*4882a593Smuzhiyun		 * would also throw all the PLL clock rates off, or just the
168*4882a593Smuzhiyun		 * downstream clocks in the PRCM.
169*4882a593Smuzhiyun		 */
170*4882a593Smuzhiyun		osc24M: clk-24M {
171*4882a593Smuzhiyun			#clock-cells = <0>;
172*4882a593Smuzhiyun			compatible = "fixed-clock";
173*4882a593Smuzhiyun			clock-frequency = <24000000>;
174*4882a593Smuzhiyun			clock-output-names = "osc24M";
175*4882a593Smuzhiyun		};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun		/*
178*4882a593Smuzhiyun		 * The 32k clock is from an external source, normally the
179*4882a593Smuzhiyun		 * AC100 codec/RTC chip. This serves as a placeholder for
180*4882a593Smuzhiyun		 * board dts files to specify the source.
181*4882a593Smuzhiyun		 */
182*4882a593Smuzhiyun		osc32k: clk-32k {
183*4882a593Smuzhiyun			#clock-cells = <0>;
184*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
185*4882a593Smuzhiyun			clock-div = <1>;
186*4882a593Smuzhiyun			clock-mult = <1>;
187*4882a593Smuzhiyun			clock-output-names = "osc32k";
188*4882a593Smuzhiyun		};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun		/*
191*4882a593Smuzhiyun		 * The following two are dummy clocks, placeholders
192*4882a593Smuzhiyun		 * used in the gmac_tx clock. The gmac driver will
193*4882a593Smuzhiyun		 * choose one parent depending on the PHY interface
194*4882a593Smuzhiyun		 * mode, using clk_set_rate auto-reparenting.
195*4882a593Smuzhiyun		 *
196*4882a593Smuzhiyun		 * The actual TX clock rate is not controlled by the
197*4882a593Smuzhiyun		 * gmac_tx clock.
198*4882a593Smuzhiyun		 */
199*4882a593Smuzhiyun		mii_phy_tx_clk: mii_phy_tx_clk {
200*4882a593Smuzhiyun			#clock-cells = <0>;
201*4882a593Smuzhiyun			compatible = "fixed-clock";
202*4882a593Smuzhiyun			clock-frequency = <25000000>;
203*4882a593Smuzhiyun			clock-output-names = "mii_phy_tx";
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		gmac_int_tx_clk: gmac_int_tx_clk {
207*4882a593Smuzhiyun			#clock-cells = <0>;
208*4882a593Smuzhiyun			compatible = "fixed-clock";
209*4882a593Smuzhiyun			clock-frequency = <125000000>;
210*4882a593Smuzhiyun			clock-output-names = "gmac_int_tx";
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		gmac_tx_clk: clk@800030 {
214*4882a593Smuzhiyun			#clock-cells = <0>;
215*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-gmac-clk";
216*4882a593Smuzhiyun			reg = <0x00800030 0x4>;
217*4882a593Smuzhiyun			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
218*4882a593Smuzhiyun			clock-output-names = "gmac_tx";
219*4882a593Smuzhiyun		};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun		cpus_clk: clk@8001410 {
222*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-cpus-clk";
223*4882a593Smuzhiyun			reg = <0x08001410 0x4>;
224*4882a593Smuzhiyun			#clock-cells = <0>;
225*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>,
226*4882a593Smuzhiyun				 <&ccu CLK_PLL_PERIPH0>,
227*4882a593Smuzhiyun				 <&ccu CLK_PLL_AUDIO>;
228*4882a593Smuzhiyun			clock-output-names = "cpus";
229*4882a593Smuzhiyun		};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun		ahbs: clk-ahbs {
232*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
233*4882a593Smuzhiyun			#clock-cells = <0>;
234*4882a593Smuzhiyun			clock-div = <1>;
235*4882a593Smuzhiyun			clock-mult = <1>;
236*4882a593Smuzhiyun			clocks = <&cpus_clk>;
237*4882a593Smuzhiyun			clock-output-names = "ahbs";
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		apbs: clk@800141c {
241*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a23-apb0-clk";
242*4882a593Smuzhiyun			reg = <0x0800141c 0x4>;
243*4882a593Smuzhiyun			#clock-cells = <0>;
244*4882a593Smuzhiyun			clocks = <&ahbs>;
245*4882a593Smuzhiyun			clock-output-names = "apbs";
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun		apbs_gates: clk@8001428 {
249*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-apbs-gates-clk";
250*4882a593Smuzhiyun			reg = <0x08001428 0x4>;
251*4882a593Smuzhiyun			#clock-cells = <1>;
252*4882a593Smuzhiyun			clocks = <&apbs>;
253*4882a593Smuzhiyun			clock-indices = <0>, <1>,
254*4882a593Smuzhiyun					<2>, <3>,
255*4882a593Smuzhiyun					<4>, <5>,
256*4882a593Smuzhiyun					<6>, <7>,
257*4882a593Smuzhiyun					<12>, <13>,
258*4882a593Smuzhiyun					<16>, <17>,
259*4882a593Smuzhiyun					<18>, <20>;
260*4882a593Smuzhiyun			clock-output-names = "apbs_pio", "apbs_ir",
261*4882a593Smuzhiyun					"apbs_timer", "apbs_rsb",
262*4882a593Smuzhiyun					"apbs_uart", "apbs_1wire",
263*4882a593Smuzhiyun					"apbs_i2c0", "apbs_i2c1",
264*4882a593Smuzhiyun					"apbs_ps2_0", "apbs_ps2_1",
265*4882a593Smuzhiyun					"apbs_dma", "apbs_i2s0",
266*4882a593Smuzhiyun					"apbs_i2s1", "apbs_twd";
267*4882a593Smuzhiyun		};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun		r_1wire_clk: clk@8001450 {
270*4882a593Smuzhiyun			reg = <0x08001450 0x4>;
271*4882a593Smuzhiyun			#clock-cells = <0>;
272*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
273*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>;
274*4882a593Smuzhiyun			clock-output-names = "r_1wire";
275*4882a593Smuzhiyun		};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		r_ir_clk: clk@8001454 {
278*4882a593Smuzhiyun			reg = <0x08001454 0x4>;
279*4882a593Smuzhiyun			#clock-cells = <0>;
280*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
281*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>;
282*4882a593Smuzhiyun			clock-output-names = "r_ir";
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun	};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun	de: display-engine {
287*4882a593Smuzhiyun		compatible = "allwinner,sun9i-a80-display-engine";
288*4882a593Smuzhiyun		allwinner,pipelines = <&fe0>, <&fe1>;
289*4882a593Smuzhiyun		status = "disabled";
290*4882a593Smuzhiyun	};
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun	soc@20000 {
293*4882a593Smuzhiyun		compatible = "simple-bus";
294*4882a593Smuzhiyun		#address-cells = <1>;
295*4882a593Smuzhiyun		#size-cells = <1>;
296*4882a593Smuzhiyun		/*
297*4882a593Smuzhiyun		 * map 64 bit address range down to 32 bits,
298*4882a593Smuzhiyun		 * as the peripherals are all under 512MB.
299*4882a593Smuzhiyun		 */
300*4882a593Smuzhiyun		ranges = <0 0 0 0x20000000>;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun		sram_b: sram@20000 {
303*4882a593Smuzhiyun			/* 256 KiB secure SRAM at 0x20000 */
304*4882a593Smuzhiyun			compatible = "mmio-sram";
305*4882a593Smuzhiyun			reg = <0x00020000 0x40000>;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun			#address-cells = <1>;
308*4882a593Smuzhiyun			#size-cells = <1>;
309*4882a593Smuzhiyun			ranges = <0 0x00020000 0x40000>;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun			smp-sram@1000 {
312*4882a593Smuzhiyun				/*
313*4882a593Smuzhiyun				 * This is checked by BROM to determine if
314*4882a593Smuzhiyun				 * cpu0 should jump to SMP entry vector
315*4882a593Smuzhiyun				 */
316*4882a593Smuzhiyun				compatible = "allwinner,sun9i-a80-smp-sram";
317*4882a593Smuzhiyun				reg = <0x1000 0x8>;
318*4882a593Smuzhiyun			};
319*4882a593Smuzhiyun		};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun		gmac: ethernet@830000 {
322*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-gmac";
323*4882a593Smuzhiyun			reg = <0x00830000 0x1054>;
324*4882a593Smuzhiyun			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
325*4882a593Smuzhiyun			interrupt-names = "macirq";
326*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_GMAC>, <&gmac_tx_clk>;
327*4882a593Smuzhiyun			clock-names = "stmmaceth", "allwinner_gmac_tx";
328*4882a593Smuzhiyun			resets = <&ccu RST_BUS_GMAC>;
329*4882a593Smuzhiyun			reset-names = "stmmaceth";
330*4882a593Smuzhiyun			snps,pbl = <2>;
331*4882a593Smuzhiyun			snps,fixed-burst;
332*4882a593Smuzhiyun			snps,force_sf_dma_mode;
333*4882a593Smuzhiyun			status = "disabled";
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun			mdio: mdio {
336*4882a593Smuzhiyun				compatible = "snps,dwmac-mdio";
337*4882a593Smuzhiyun				#address-cells = <1>;
338*4882a593Smuzhiyun				#size-cells = <0>;
339*4882a593Smuzhiyun			};
340*4882a593Smuzhiyun		};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun		ehci0: usb@a00000 {
343*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
344*4882a593Smuzhiyun			reg = <0x00a00000 0x100>;
345*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
346*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_BUS_HCI0>;
347*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB0_HCI>;
348*4882a593Smuzhiyun			phys = <&usbphy1>;
349*4882a593Smuzhiyun			phy-names = "usb";
350*4882a593Smuzhiyun			status = "disabled";
351*4882a593Smuzhiyun		};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun		ohci0: usb@a00400 {
354*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ohci", "generic-ohci";
355*4882a593Smuzhiyun			reg = <0x00a00400 0x100>;
356*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
357*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_BUS_HCI0>,
358*4882a593Smuzhiyun				 <&usb_clocks CLK_USB_OHCI0>;
359*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB0_HCI>;
360*4882a593Smuzhiyun			phys = <&usbphy1>;
361*4882a593Smuzhiyun			phy-names = "usb";
362*4882a593Smuzhiyun			status = "disabled";
363*4882a593Smuzhiyun		};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun		usbphy1: phy@a00800 {
366*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy";
367*4882a593Smuzhiyun			reg = <0x00a00800 0x4>;
368*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_USB0_PHY>;
369*4882a593Smuzhiyun			clock-names = "phy";
370*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB0_PHY>;
371*4882a593Smuzhiyun			reset-names = "phy";
372*4882a593Smuzhiyun			status = "disabled";
373*4882a593Smuzhiyun			#phy-cells = <0>;
374*4882a593Smuzhiyun		};
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun		ehci1: usb@a01000 {
377*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
378*4882a593Smuzhiyun			reg = <0x00a01000 0x100>;
379*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
380*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_BUS_HCI1>;
381*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB1_HCI>;
382*4882a593Smuzhiyun			phys = <&usbphy2>;
383*4882a593Smuzhiyun			phy-names = "usb";
384*4882a593Smuzhiyun			status = "disabled";
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		usbphy2: phy@a01800 {
388*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy";
389*4882a593Smuzhiyun			reg = <0x00a01800 0x4>;
390*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_USB1_PHY>,
391*4882a593Smuzhiyun				 <&usb_clocks CLK_USB_HSIC>,
392*4882a593Smuzhiyun				 <&usb_clocks CLK_USB1_HSIC>;
393*4882a593Smuzhiyun			clock-names = "phy",
394*4882a593Smuzhiyun				      "hsic_12M",
395*4882a593Smuzhiyun				      "hsic_480M";
396*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB1_PHY>,
397*4882a593Smuzhiyun				 <&usb_clocks RST_USB1_HSIC>;
398*4882a593Smuzhiyun			reset-names = "phy",
399*4882a593Smuzhiyun				      "hsic";
400*4882a593Smuzhiyun			status = "disabled";
401*4882a593Smuzhiyun			#phy-cells = <0>;
402*4882a593Smuzhiyun			/* usb1 is always used with HSIC */
403*4882a593Smuzhiyun			phy_type = "hsic";
404*4882a593Smuzhiyun		};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun		ehci2: usb@a02000 {
407*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
408*4882a593Smuzhiyun			reg = <0x00a02000 0x100>;
409*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
410*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_BUS_HCI2>;
411*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB2_HCI>;
412*4882a593Smuzhiyun			phys = <&usbphy3>;
413*4882a593Smuzhiyun			phy-names = "usb";
414*4882a593Smuzhiyun			status = "disabled";
415*4882a593Smuzhiyun		};
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun		ohci2: usb@a02400 {
418*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ohci", "generic-ohci";
419*4882a593Smuzhiyun			reg = <0x00a02400 0x100>;
420*4882a593Smuzhiyun			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
421*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_BUS_HCI2>,
422*4882a593Smuzhiyun				 <&usb_clocks CLK_USB_OHCI2>;
423*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB2_HCI>;
424*4882a593Smuzhiyun			phys = <&usbphy3>;
425*4882a593Smuzhiyun			phy-names = "usb";
426*4882a593Smuzhiyun			status = "disabled";
427*4882a593Smuzhiyun		};
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun		usbphy3: phy@a02800 {
430*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy";
431*4882a593Smuzhiyun			reg = <0x00a02800 0x4>;
432*4882a593Smuzhiyun			clocks = <&usb_clocks CLK_USB2_PHY>,
433*4882a593Smuzhiyun				 <&usb_clocks CLK_USB_HSIC>,
434*4882a593Smuzhiyun				 <&usb_clocks CLK_USB2_HSIC>;
435*4882a593Smuzhiyun			clock-names = "phy",
436*4882a593Smuzhiyun				      "hsic_12M",
437*4882a593Smuzhiyun				      "hsic_480M";
438*4882a593Smuzhiyun			resets = <&usb_clocks RST_USB2_PHY>,
439*4882a593Smuzhiyun				 <&usb_clocks RST_USB2_HSIC>;
440*4882a593Smuzhiyun			reset-names = "phy",
441*4882a593Smuzhiyun				      "hsic";
442*4882a593Smuzhiyun			status = "disabled";
443*4882a593Smuzhiyun			#phy-cells = <0>;
444*4882a593Smuzhiyun		};
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun		usb_clocks: clock@a08000 {
447*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-clks";
448*4882a593Smuzhiyun			reg = <0x00a08000 0x8>;
449*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_USB>, <&osc24M>;
450*4882a593Smuzhiyun			clock-names = "bus", "hosc";
451*4882a593Smuzhiyun			#clock-cells = <1>;
452*4882a593Smuzhiyun			#reset-cells = <1>;
453*4882a593Smuzhiyun		};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun		cpucfg@1700000 {
456*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-cpucfg";
457*4882a593Smuzhiyun			reg = <0x01700000 0x100>;
458*4882a593Smuzhiyun		};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun		crypto: crypto@1c02000 {
461*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-crypto";
462*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
463*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
464*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SS>;
465*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SS>, <&ccu CLK_SS>;
466*4882a593Smuzhiyun			clock-names = "bus", "mod";
467*4882a593Smuzhiyun		};
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun		mmc0: mmc@1c0f000 {
470*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
471*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
472*4882a593Smuzhiyun			clocks = <&mmc_config_clk 0>, <&ccu CLK_MMC0>,
473*4882a593Smuzhiyun				 <&ccu CLK_MMC0_OUTPUT>,
474*4882a593Smuzhiyun				 <&ccu CLK_MMC0_SAMPLE>;
475*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
476*4882a593Smuzhiyun			resets = <&mmc_config_clk 0>;
477*4882a593Smuzhiyun			reset-names = "ahb";
478*4882a593Smuzhiyun			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
479*4882a593Smuzhiyun			status = "disabled";
480*4882a593Smuzhiyun			#address-cells = <1>;
481*4882a593Smuzhiyun			#size-cells = <0>;
482*4882a593Smuzhiyun		};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun		mmc1: mmc@1c10000 {
485*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
486*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
487*4882a593Smuzhiyun			clocks = <&mmc_config_clk 1>, <&ccu CLK_MMC1>,
488*4882a593Smuzhiyun				 <&ccu CLK_MMC1_OUTPUT>,
489*4882a593Smuzhiyun				 <&ccu CLK_MMC1_SAMPLE>;
490*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
491*4882a593Smuzhiyun			resets = <&mmc_config_clk 1>;
492*4882a593Smuzhiyun			reset-names = "ahb";
493*4882a593Smuzhiyun			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
494*4882a593Smuzhiyun			status = "disabled";
495*4882a593Smuzhiyun			#address-cells = <1>;
496*4882a593Smuzhiyun			#size-cells = <0>;
497*4882a593Smuzhiyun		};
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun		mmc2: mmc@1c11000 {
500*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
501*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
502*4882a593Smuzhiyun			clocks = <&mmc_config_clk 2>, <&ccu CLK_MMC2>,
503*4882a593Smuzhiyun				 <&ccu CLK_MMC2_OUTPUT>,
504*4882a593Smuzhiyun				 <&ccu CLK_MMC2_SAMPLE>;
505*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
506*4882a593Smuzhiyun			resets = <&mmc_config_clk 2>;
507*4882a593Smuzhiyun			reset-names = "ahb";
508*4882a593Smuzhiyun			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
509*4882a593Smuzhiyun			status = "disabled";
510*4882a593Smuzhiyun			#address-cells = <1>;
511*4882a593Smuzhiyun			#size-cells = <0>;
512*4882a593Smuzhiyun		};
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun		mmc3: mmc@1c12000 {
515*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
516*4882a593Smuzhiyun			reg = <0x01c12000 0x1000>;
517*4882a593Smuzhiyun			clocks = <&mmc_config_clk 3>, <&ccu CLK_MMC3>,
518*4882a593Smuzhiyun				 <&ccu CLK_MMC3_OUTPUT>,
519*4882a593Smuzhiyun				 <&ccu CLK_MMC3_SAMPLE>;
520*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
521*4882a593Smuzhiyun			resets = <&mmc_config_clk 3>;
522*4882a593Smuzhiyun			reset-names = "ahb";
523*4882a593Smuzhiyun			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
524*4882a593Smuzhiyun			status = "disabled";
525*4882a593Smuzhiyun			#address-cells = <1>;
526*4882a593Smuzhiyun			#size-cells = <0>;
527*4882a593Smuzhiyun		};
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun		mmc_config_clk: clk@1c13000 {
530*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc-config-clk";
531*4882a593Smuzhiyun			reg = <0x01c13000 0x10>;
532*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC>;
533*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC>;
534*4882a593Smuzhiyun			#clock-cells = <1>;
535*4882a593Smuzhiyun			#reset-cells = <1>;
536*4882a593Smuzhiyun			clock-output-names = "mmc0_config", "mmc1_config",
537*4882a593Smuzhiyun					     "mmc2_config", "mmc3_config";
538*4882a593Smuzhiyun		};
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun		gic: interrupt-controller@1c41000 {
541*4882a593Smuzhiyun			compatible = "arm,gic-400";
542*4882a593Smuzhiyun			reg = <0x01c41000 0x1000>,
543*4882a593Smuzhiyun			      <0x01c42000 0x2000>,
544*4882a593Smuzhiyun			      <0x01c44000 0x2000>,
545*4882a593Smuzhiyun			      <0x01c46000 0x2000>;
546*4882a593Smuzhiyun			interrupt-controller;
547*4882a593Smuzhiyun			#interrupt-cells = <3>;
548*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
549*4882a593Smuzhiyun		};
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun		cci: cci@1c90000 {
552*4882a593Smuzhiyun			compatible = "arm,cci-400";
553*4882a593Smuzhiyun			#address-cells = <1>;
554*4882a593Smuzhiyun			#size-cells = <1>;
555*4882a593Smuzhiyun			reg = <0x01c90000 0x1000>;
556*4882a593Smuzhiyun			ranges = <0x0 0x01c90000 0x10000>;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun			cci_control0: slave-if@4000 {
559*4882a593Smuzhiyun				compatible = "arm,cci-400-ctrl-if";
560*4882a593Smuzhiyun				interface-type = "ace";
561*4882a593Smuzhiyun				reg = <0x4000 0x1000>;
562*4882a593Smuzhiyun			};
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun			cci_control1: slave-if@5000 {
565*4882a593Smuzhiyun				compatible = "arm,cci-400-ctrl-if";
566*4882a593Smuzhiyun				interface-type = "ace";
567*4882a593Smuzhiyun				reg = <0x5000 0x1000>;
568*4882a593Smuzhiyun			};
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun			pmu@9000 {
571*4882a593Smuzhiyun				 compatible = "arm,cci-400-pmu,r1";
572*4882a593Smuzhiyun				 reg = <0x9000 0x5000>;
573*4882a593Smuzhiyun				 interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
574*4882a593Smuzhiyun					      <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
575*4882a593Smuzhiyun					      <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
576*4882a593Smuzhiyun					      <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
577*4882a593Smuzhiyun					      <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
578*4882a593Smuzhiyun			};
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun		de_clocks: clock@3000000 {
582*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-de-clks";
583*4882a593Smuzhiyun			reg = <0x03000000 0x30>;
584*4882a593Smuzhiyun			clocks = <&ccu CLK_DE>,
585*4882a593Smuzhiyun				 <&ccu CLK_SDRAM>,
586*4882a593Smuzhiyun				 <&ccu CLK_BUS_DE>;
587*4882a593Smuzhiyun			clock-names = "mod",
588*4882a593Smuzhiyun				      "dram",
589*4882a593Smuzhiyun				      "bus";
590*4882a593Smuzhiyun			resets = <&ccu RST_BUS_DE>;
591*4882a593Smuzhiyun			#clock-cells = <1>;
592*4882a593Smuzhiyun			#reset-cells = <1>;
593*4882a593Smuzhiyun		};
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun		fe0: display-frontend@3100000 {
596*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-display-frontend";
597*4882a593Smuzhiyun			reg = <0x03100000 0x40000>;
598*4882a593Smuzhiyun			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
599*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_FE0>, <&de_clocks CLK_FE0>,
600*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_FE0>;
601*4882a593Smuzhiyun			clock-names = "ahb", "mod",
602*4882a593Smuzhiyun				      "ram";
603*4882a593Smuzhiyun			resets = <&de_clocks RST_FE0>;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun			ports {
606*4882a593Smuzhiyun				#address-cells = <1>;
607*4882a593Smuzhiyun				#size-cells = <0>;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun				fe0_out: port@1 {
610*4882a593Smuzhiyun					reg = <1>;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun					fe0_out_deu0: endpoint {
613*4882a593Smuzhiyun						remote-endpoint = <&deu0_in_fe0>;
614*4882a593Smuzhiyun					};
615*4882a593Smuzhiyun				};
616*4882a593Smuzhiyun			};
617*4882a593Smuzhiyun		};
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun		fe1: display-frontend@3140000 {
620*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-display-frontend";
621*4882a593Smuzhiyun			reg = <0x03140000 0x40000>;
622*4882a593Smuzhiyun			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
623*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_FE1>, <&de_clocks CLK_FE1>,
624*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_FE1>;
625*4882a593Smuzhiyun			clock-names = "ahb", "mod",
626*4882a593Smuzhiyun				      "ram";
627*4882a593Smuzhiyun			resets = <&de_clocks RST_FE0>;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun			ports {
630*4882a593Smuzhiyun				#address-cells = <1>;
631*4882a593Smuzhiyun				#size-cells = <0>;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun				fe1_out: port@1 {
634*4882a593Smuzhiyun					reg = <1>;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun					fe1_out_deu1: endpoint {
637*4882a593Smuzhiyun						remote-endpoint = <&deu1_in_fe1>;
638*4882a593Smuzhiyun					};
639*4882a593Smuzhiyun				};
640*4882a593Smuzhiyun			};
641*4882a593Smuzhiyun		};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun		be0: display-backend@3200000 {
644*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-display-backend";
645*4882a593Smuzhiyun			reg = <0x03200000 0x40000>;
646*4882a593Smuzhiyun			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
647*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_BE0>, <&de_clocks CLK_BE0>,
648*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_BE0>;
649*4882a593Smuzhiyun			clock-names = "ahb", "mod",
650*4882a593Smuzhiyun				      "ram";
651*4882a593Smuzhiyun			resets = <&de_clocks RST_BE0>;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun			ports {
654*4882a593Smuzhiyun				#address-cells = <1>;
655*4882a593Smuzhiyun				#size-cells = <0>;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun				be0_in: port@0 {
658*4882a593Smuzhiyun					#address-cells = <1>;
659*4882a593Smuzhiyun					#size-cells = <0>;
660*4882a593Smuzhiyun					reg = <0>;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun					be0_in_deu0: endpoint@0 {
663*4882a593Smuzhiyun						reg = <0>;
664*4882a593Smuzhiyun						remote-endpoint = <&deu0_out_be0>;
665*4882a593Smuzhiyun					};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun					be0_in_deu1: endpoint@1 {
668*4882a593Smuzhiyun						reg = <1>;
669*4882a593Smuzhiyun						remote-endpoint = <&deu1_out_be0>;
670*4882a593Smuzhiyun					};
671*4882a593Smuzhiyun				};
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun				be0_out: port@1 {
674*4882a593Smuzhiyun					reg = <1>;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun					be0_out_drc0: endpoint {
677*4882a593Smuzhiyun						remote-endpoint = <&drc0_in_be0>;
678*4882a593Smuzhiyun					};
679*4882a593Smuzhiyun				};
680*4882a593Smuzhiyun			};
681*4882a593Smuzhiyun		};
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun		be1: display-backend@3240000 {
684*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-display-backend";
685*4882a593Smuzhiyun			reg = <0x03240000 0x40000>;
686*4882a593Smuzhiyun			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
687*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_BE1>, <&de_clocks CLK_BE1>,
688*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_BE1>;
689*4882a593Smuzhiyun			clock-names = "ahb", "mod",
690*4882a593Smuzhiyun				      "ram";
691*4882a593Smuzhiyun			resets = <&de_clocks RST_BE1>;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun			ports {
694*4882a593Smuzhiyun				#address-cells = <1>;
695*4882a593Smuzhiyun				#size-cells = <0>;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun				be1_in: port@0 {
698*4882a593Smuzhiyun					#address-cells = <1>;
699*4882a593Smuzhiyun					#size-cells = <0>;
700*4882a593Smuzhiyun					reg = <0>;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun					be1_in_deu0: endpoint@0 {
703*4882a593Smuzhiyun						reg = <0>;
704*4882a593Smuzhiyun						remote-endpoint = <&deu0_out_be1>;
705*4882a593Smuzhiyun					};
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun					be1_in_deu1: endpoint@1 {
708*4882a593Smuzhiyun						reg = <1>;
709*4882a593Smuzhiyun						remote-endpoint = <&deu1_out_be1>;
710*4882a593Smuzhiyun					};
711*4882a593Smuzhiyun				};
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun				be1_out: port@1 {
714*4882a593Smuzhiyun					reg = <1>;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun					be1_out_drc1: endpoint {
717*4882a593Smuzhiyun						remote-endpoint = <&drc1_in_be1>;
718*4882a593Smuzhiyun					};
719*4882a593Smuzhiyun				};
720*4882a593Smuzhiyun			};
721*4882a593Smuzhiyun		};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun		deu0: deu@3300000 {
724*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-deu";
725*4882a593Smuzhiyun			reg = <0x03300000 0x40000>;
726*4882a593Smuzhiyun			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
727*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_DEU0>,
728*4882a593Smuzhiyun				 <&de_clocks CLK_IEP_DEU0>,
729*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_DEU0>;
730*4882a593Smuzhiyun			clock-names = "ahb",
731*4882a593Smuzhiyun				      "mod",
732*4882a593Smuzhiyun				      "ram";
733*4882a593Smuzhiyun			resets = <&de_clocks RST_DEU0>;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun			ports {
736*4882a593Smuzhiyun				#address-cells = <1>;
737*4882a593Smuzhiyun				#size-cells = <0>;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun				deu0_in: port@0 {
740*4882a593Smuzhiyun					reg = <0>;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun					deu0_in_fe0: endpoint {
743*4882a593Smuzhiyun						remote-endpoint = <&fe0_out_deu0>;
744*4882a593Smuzhiyun					};
745*4882a593Smuzhiyun				};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun				deu0_out: port@1 {
748*4882a593Smuzhiyun					#address-cells = <1>;
749*4882a593Smuzhiyun					#size-cells = <0>;
750*4882a593Smuzhiyun					reg = <1>;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun					deu0_out_be0: endpoint@0 {
753*4882a593Smuzhiyun						reg = <0>;
754*4882a593Smuzhiyun						remote-endpoint = <&be0_in_deu0>;
755*4882a593Smuzhiyun					};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun					deu0_out_be1: endpoint@1 {
758*4882a593Smuzhiyun						reg = <1>;
759*4882a593Smuzhiyun						remote-endpoint = <&be1_in_deu0>;
760*4882a593Smuzhiyun					};
761*4882a593Smuzhiyun				};
762*4882a593Smuzhiyun			};
763*4882a593Smuzhiyun		};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun		deu1: deu@3340000 {
766*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-deu";
767*4882a593Smuzhiyun			reg = <0x03340000 0x40000>;
768*4882a593Smuzhiyun			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
769*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_DEU1>,
770*4882a593Smuzhiyun				 <&de_clocks CLK_IEP_DEU1>,
771*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_DEU1>;
772*4882a593Smuzhiyun			clock-names = "ahb",
773*4882a593Smuzhiyun				      "mod",
774*4882a593Smuzhiyun				      "ram";
775*4882a593Smuzhiyun			resets = <&de_clocks RST_DEU1>;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun			ports {
778*4882a593Smuzhiyun				#address-cells = <1>;
779*4882a593Smuzhiyun				#size-cells = <0>;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun				deu1_in: port@0 {
782*4882a593Smuzhiyun					reg = <0>;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun					deu1_in_fe1: endpoint {
785*4882a593Smuzhiyun						remote-endpoint = <&fe1_out_deu1>;
786*4882a593Smuzhiyun					};
787*4882a593Smuzhiyun				};
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun				deu1_out: port@1 {
790*4882a593Smuzhiyun					#address-cells = <1>;
791*4882a593Smuzhiyun					#size-cells = <0>;
792*4882a593Smuzhiyun					reg = <1>;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun					deu1_out_be0: endpoint@0 {
795*4882a593Smuzhiyun						reg = <0>;
796*4882a593Smuzhiyun						remote-endpoint = <&be0_in_deu1>;
797*4882a593Smuzhiyun					};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun					deu1_out_be1: endpoint@1 {
800*4882a593Smuzhiyun						reg = <1>;
801*4882a593Smuzhiyun						remote-endpoint = <&be1_in_deu1>;
802*4882a593Smuzhiyun					};
803*4882a593Smuzhiyun				};
804*4882a593Smuzhiyun			};
805*4882a593Smuzhiyun		};
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun		drc0: drc@3400000 {
808*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-drc";
809*4882a593Smuzhiyun			reg = <0x03400000 0x40000>;
810*4882a593Smuzhiyun			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
811*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_DRC0>,
812*4882a593Smuzhiyun				 <&de_clocks CLK_IEP_DRC0>,
813*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_DRC0>;
814*4882a593Smuzhiyun			clock-names = "ahb",
815*4882a593Smuzhiyun				      "mod",
816*4882a593Smuzhiyun				      "ram";
817*4882a593Smuzhiyun			resets = <&de_clocks RST_DRC0>;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun			ports {
820*4882a593Smuzhiyun				#address-cells = <1>;
821*4882a593Smuzhiyun				#size-cells = <0>;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun				drc0_in: port@0 {
824*4882a593Smuzhiyun					reg = <0>;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun					drc0_in_be0: endpoint {
827*4882a593Smuzhiyun						remote-endpoint = <&be0_out_drc0>;
828*4882a593Smuzhiyun					};
829*4882a593Smuzhiyun				};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun				drc0_out: port@1 {
832*4882a593Smuzhiyun					reg = <1>;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun					drc0_out_tcon0: endpoint {
835*4882a593Smuzhiyun						remote-endpoint = <&tcon0_in_drc0>;
836*4882a593Smuzhiyun					};
837*4882a593Smuzhiyun				};
838*4882a593Smuzhiyun			};
839*4882a593Smuzhiyun		};
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun		drc1: drc@3440000 {
842*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-drc";
843*4882a593Smuzhiyun			reg = <0x03440000 0x40000>;
844*4882a593Smuzhiyun			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
845*4882a593Smuzhiyun			clocks = <&de_clocks CLK_BUS_DRC1>,
846*4882a593Smuzhiyun				 <&de_clocks CLK_IEP_DRC1>,
847*4882a593Smuzhiyun				 <&de_clocks CLK_DRAM_DRC1>;
848*4882a593Smuzhiyun			clock-names = "ahb",
849*4882a593Smuzhiyun				      "mod",
850*4882a593Smuzhiyun				      "ram";
851*4882a593Smuzhiyun			resets = <&de_clocks RST_DRC1>;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun			ports {
854*4882a593Smuzhiyun				#address-cells = <1>;
855*4882a593Smuzhiyun				#size-cells = <0>;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun				drc1_in: port@0 {
858*4882a593Smuzhiyun					reg = <0>;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun					drc1_in_be1: endpoint {
861*4882a593Smuzhiyun						remote-endpoint = <&be1_out_drc1>;
862*4882a593Smuzhiyun					};
863*4882a593Smuzhiyun				};
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun				drc1_out: port@1 {
866*4882a593Smuzhiyun					reg = <1>;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun					drc1_out_tcon1: endpoint {
869*4882a593Smuzhiyun						remote-endpoint = <&tcon1_in_drc1>;
870*4882a593Smuzhiyun					};
871*4882a593Smuzhiyun				};
872*4882a593Smuzhiyun			};
873*4882a593Smuzhiyun		};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun		tcon0: lcd-controller@3c00000 {
876*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-tcon-lcd";
877*4882a593Smuzhiyun			reg = <0x03c00000 0x10000>;
878*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
879*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_LCD0>, <&ccu CLK_LCD0>;
880*4882a593Smuzhiyun			clock-names = "ahb", "tcon-ch0";
881*4882a593Smuzhiyun			resets = <&ccu RST_BUS_LCD0>,
882*4882a593Smuzhiyun				 <&ccu RST_BUS_EDP>,
883*4882a593Smuzhiyun				 <&ccu RST_BUS_LVDS>;
884*4882a593Smuzhiyun			reset-names = "lcd",
885*4882a593Smuzhiyun				      "edp",
886*4882a593Smuzhiyun				      "lvds";
887*4882a593Smuzhiyun			clock-output-names = "tcon0-pixel-clock";
888*4882a593Smuzhiyun			#clock-cells = <0>;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun			ports {
891*4882a593Smuzhiyun				#address-cells = <1>;
892*4882a593Smuzhiyun				#size-cells = <0>;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun				tcon0_in: port@0 {
895*4882a593Smuzhiyun					reg = <0>;
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun					tcon0_in_drc0: endpoint {
898*4882a593Smuzhiyun						remote-endpoint = <&drc0_out_tcon0>;
899*4882a593Smuzhiyun					};
900*4882a593Smuzhiyun				};
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun				tcon0_out: port@1 {
903*4882a593Smuzhiyun					reg = <1>;
904*4882a593Smuzhiyun				};
905*4882a593Smuzhiyun			};
906*4882a593Smuzhiyun		};
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun		tcon1: lcd-controller@3c10000 {
909*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-tcon-tv";
910*4882a593Smuzhiyun			reg = <0x03c10000 0x10000>;
911*4882a593Smuzhiyun			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
912*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_LCD1>, <&ccu CLK_LCD1>;
913*4882a593Smuzhiyun			clock-names = "ahb", "tcon-ch1";
914*4882a593Smuzhiyun			resets = <&ccu RST_BUS_LCD1>, <&ccu RST_BUS_EDP>;
915*4882a593Smuzhiyun			reset-names = "lcd", "edp";
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun			ports {
918*4882a593Smuzhiyun				#address-cells = <1>;
919*4882a593Smuzhiyun				#size-cells = <0>;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun				tcon1_in: port@0 {
922*4882a593Smuzhiyun					reg = <0>;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun					tcon1_in_drc1: endpoint {
925*4882a593Smuzhiyun						remote-endpoint = <&drc1_out_tcon1>;
926*4882a593Smuzhiyun					};
927*4882a593Smuzhiyun				};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun				tcon1_out: port@1 {
930*4882a593Smuzhiyun					reg = <1>;
931*4882a593Smuzhiyun				};
932*4882a593Smuzhiyun			};
933*4882a593Smuzhiyun		};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun		ccu: clock@6000000 {
936*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ccu";
937*4882a593Smuzhiyun			reg = <0x06000000 0x800>;
938*4882a593Smuzhiyun			clocks = <&osc24M>, <&osc32k>;
939*4882a593Smuzhiyun			clock-names = "hosc", "losc";
940*4882a593Smuzhiyun			#clock-cells = <1>;
941*4882a593Smuzhiyun			#reset-cells = <1>;
942*4882a593Smuzhiyun		};
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun		timer@6000c00 {
945*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-timer";
946*4882a593Smuzhiyun			reg = <0x06000c00 0xa0>;
947*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
948*4882a593Smuzhiyun				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
949*4882a593Smuzhiyun				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
950*4882a593Smuzhiyun				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
951*4882a593Smuzhiyun				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
952*4882a593Smuzhiyun				     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun			clocks = <&osc24M>;
955*4882a593Smuzhiyun		};
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun		wdt: watchdog@6000ca0 {
958*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-wdt";
959*4882a593Smuzhiyun			reg = <0x06000ca0 0x20>;
960*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
961*4882a593Smuzhiyun			clocks = <&osc24M>;
962*4882a593Smuzhiyun		};
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun		pio: pinctrl@6000800 {
965*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-pinctrl";
966*4882a593Smuzhiyun			reg = <0x06000800 0x400>;
967*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
968*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
969*4882a593Smuzhiyun				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
970*4882a593Smuzhiyun				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
971*4882a593Smuzhiyun				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
972*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&osc32k>;
973*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
974*4882a593Smuzhiyun			gpio-controller;
975*4882a593Smuzhiyun			interrupt-controller;
976*4882a593Smuzhiyun			#interrupt-cells = <3>;
977*4882a593Smuzhiyun			#gpio-cells = <3>;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun			gmac_rgmii_pins: gmac-rgmii-pins {
980*4882a593Smuzhiyun				pins = "PA0", "PA1", "PA2", "PA3", "PA4", "PA5",
981*4882a593Smuzhiyun				       "PA7", "PA8", "PA9", "PA10", "PA12",
982*4882a593Smuzhiyun				       "PA13", "PA15", "PA16", "PA17";
983*4882a593Smuzhiyun				function = "gmac";
984*4882a593Smuzhiyun				/*
985*4882a593Smuzhiyun				 * data lines in RGMII mode use DDR mode
986*4882a593Smuzhiyun				 * and need a higher signal drive strength
987*4882a593Smuzhiyun				 */
988*4882a593Smuzhiyun				drive-strength = <40>;
989*4882a593Smuzhiyun			};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun			i2c3_pins: i2c3-pins {
992*4882a593Smuzhiyun				pins = "PG10", "PG11";
993*4882a593Smuzhiyun				function = "i2c3";
994*4882a593Smuzhiyun			};
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun			lcd0_rgb888_pins: lcd0-rgb888-pins {
997*4882a593Smuzhiyun				pins = "PD0", "PD1", "PD2", "PD3",
998*4882a593Smuzhiyun				       "PD4", "PD5", "PD6", "PD7",
999*4882a593Smuzhiyun				       "PD8", "PD9", "PD10", "PD11",
1000*4882a593Smuzhiyun				       "PD12", "PD13", "PD14", "PD15",
1001*4882a593Smuzhiyun				       "PD16", "PD17", "PD18", "PD19",
1002*4882a593Smuzhiyun				       "PD20", "PD21", "PD22", "PD23",
1003*4882a593Smuzhiyun				       "PD24", "PD25", "PD26", "PD27";
1004*4882a593Smuzhiyun				function = "lcd0";
1005*4882a593Smuzhiyun			};
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun			mmc0_pins: mmc0-pins {
1008*4882a593Smuzhiyun				pins = "PF0", "PF1" ,"PF2", "PF3",
1009*4882a593Smuzhiyun				       "PF4", "PF5";
1010*4882a593Smuzhiyun				function = "mmc0";
1011*4882a593Smuzhiyun				drive-strength = <30>;
1012*4882a593Smuzhiyun				bias-pull-up;
1013*4882a593Smuzhiyun			};
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun			mmc1_pins: mmc1-pins {
1016*4882a593Smuzhiyun				pins = "PG0", "PG1" ,"PG2", "PG3",
1017*4882a593Smuzhiyun						 "PG4", "PG5";
1018*4882a593Smuzhiyun				function = "mmc1";
1019*4882a593Smuzhiyun				drive-strength = <30>;
1020*4882a593Smuzhiyun				bias-pull-up;
1021*4882a593Smuzhiyun			};
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun			mmc2_8bit_pins: mmc2-8bit-pins {
1024*4882a593Smuzhiyun				pins = "PC6", "PC7", "PC8", "PC9",
1025*4882a593Smuzhiyun				       "PC10", "PC11", "PC12",
1026*4882a593Smuzhiyun				       "PC13", "PC14", "PC15",
1027*4882a593Smuzhiyun				       "PC16";
1028*4882a593Smuzhiyun				function = "mmc2";
1029*4882a593Smuzhiyun				drive-strength = <30>;
1030*4882a593Smuzhiyun				bias-pull-up;
1031*4882a593Smuzhiyun			};
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun			uart0_ph_pins: uart0-ph-pins {
1034*4882a593Smuzhiyun				pins = "PH12", "PH13";
1035*4882a593Smuzhiyun				function = "uart0";
1036*4882a593Smuzhiyun			};
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun			uart4_pins: uart4-pins {
1039*4882a593Smuzhiyun				pins = "PG12", "PG13", "PG14", "PG15";
1040*4882a593Smuzhiyun				function = "uart4";
1041*4882a593Smuzhiyun			};
1042*4882a593Smuzhiyun		};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun		uart0: serial@7000000 {
1045*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1046*4882a593Smuzhiyun			reg = <0x07000000 0x400>;
1047*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
1048*4882a593Smuzhiyun			reg-shift = <2>;
1049*4882a593Smuzhiyun			reg-io-width = <4>;
1050*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART0>;
1051*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART0>;
1052*4882a593Smuzhiyun			status = "disabled";
1053*4882a593Smuzhiyun		};
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun		uart1: serial@7000400 {
1056*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1057*4882a593Smuzhiyun			reg = <0x07000400 0x400>;
1058*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
1059*4882a593Smuzhiyun			reg-shift = <2>;
1060*4882a593Smuzhiyun			reg-io-width = <4>;
1061*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART1>;
1062*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART1>;
1063*4882a593Smuzhiyun			status = "disabled";
1064*4882a593Smuzhiyun		};
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun		uart2: serial@7000800 {
1067*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1068*4882a593Smuzhiyun			reg = <0x07000800 0x400>;
1069*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
1070*4882a593Smuzhiyun			reg-shift = <2>;
1071*4882a593Smuzhiyun			reg-io-width = <4>;
1072*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART2>;
1073*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART2>;
1074*4882a593Smuzhiyun			status = "disabled";
1075*4882a593Smuzhiyun		};
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun		uart3: serial@7000c00 {
1078*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1079*4882a593Smuzhiyun			reg = <0x07000c00 0x400>;
1080*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1081*4882a593Smuzhiyun			reg-shift = <2>;
1082*4882a593Smuzhiyun			reg-io-width = <4>;
1083*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART3>;
1084*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART3>;
1085*4882a593Smuzhiyun			status = "disabled";
1086*4882a593Smuzhiyun		};
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun		uart4: serial@7001000 {
1089*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1090*4882a593Smuzhiyun			reg = <0x07001000 0x400>;
1091*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1092*4882a593Smuzhiyun			reg-shift = <2>;
1093*4882a593Smuzhiyun			reg-io-width = <4>;
1094*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART4>;
1095*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART4>;
1096*4882a593Smuzhiyun			status = "disabled";
1097*4882a593Smuzhiyun		};
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun		uart5: serial@7001400 {
1100*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1101*4882a593Smuzhiyun			reg = <0x07001400 0x400>;
1102*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1103*4882a593Smuzhiyun			reg-shift = <2>;
1104*4882a593Smuzhiyun			reg-io-width = <4>;
1105*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART5>;
1106*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART5>;
1107*4882a593Smuzhiyun			status = "disabled";
1108*4882a593Smuzhiyun		};
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun		i2c0: i2c@7002800 {
1111*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
1112*4882a593Smuzhiyun			reg = <0x07002800 0x400>;
1113*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
1114*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C0>;
1115*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C0>;
1116*4882a593Smuzhiyun			status = "disabled";
1117*4882a593Smuzhiyun			#address-cells = <1>;
1118*4882a593Smuzhiyun			#size-cells = <0>;
1119*4882a593Smuzhiyun		};
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun		i2c1: i2c@7002c00 {
1122*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
1123*4882a593Smuzhiyun			reg = <0x07002c00 0x400>;
1124*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1125*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C1>;
1126*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C1>;
1127*4882a593Smuzhiyun			status = "disabled";
1128*4882a593Smuzhiyun			#address-cells = <1>;
1129*4882a593Smuzhiyun			#size-cells = <0>;
1130*4882a593Smuzhiyun		};
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun		i2c2: i2c@7003000 {
1133*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
1134*4882a593Smuzhiyun			reg = <0x07003000 0x400>;
1135*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1136*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C2>;
1137*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C2>;
1138*4882a593Smuzhiyun			status = "disabled";
1139*4882a593Smuzhiyun			#address-cells = <1>;
1140*4882a593Smuzhiyun			#size-cells = <0>;
1141*4882a593Smuzhiyun		};
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun		i2c3: i2c@7003400 {
1144*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
1145*4882a593Smuzhiyun			reg = <0x07003400 0x400>;
1146*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1147*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C3>;
1148*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C3>;
1149*4882a593Smuzhiyun			status = "disabled";
1150*4882a593Smuzhiyun			#address-cells = <1>;
1151*4882a593Smuzhiyun			#size-cells = <0>;
1152*4882a593Smuzhiyun		};
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun		i2c4: i2c@7003800 {
1155*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
1156*4882a593Smuzhiyun			reg = <0x07003800 0x400>;
1157*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
1158*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C4>;
1159*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C4>;
1160*4882a593Smuzhiyun			status = "disabled";
1161*4882a593Smuzhiyun			#address-cells = <1>;
1162*4882a593Smuzhiyun			#size-cells = <0>;
1163*4882a593Smuzhiyun		};
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun		r_wdt: watchdog@8001000 {
1166*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-wdt";
1167*4882a593Smuzhiyun			reg = <0x08001000 0x20>;
1168*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
1169*4882a593Smuzhiyun			clocks = <&osc24M>;
1170*4882a593Smuzhiyun		};
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun		prcm@8001400 {
1173*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-prcm";
1174*4882a593Smuzhiyun			reg = <0x08001400 0x200>;
1175*4882a593Smuzhiyun		};
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun		apbs_rst: reset@80014b0 {
1178*4882a593Smuzhiyun			reg = <0x080014b0 0x4>;
1179*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
1180*4882a593Smuzhiyun			#reset-cells = <1>;
1181*4882a593Smuzhiyun		};
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun		nmi_intc: interrupt-controller@80015a0 {
1184*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-nmi";
1185*4882a593Smuzhiyun			interrupt-controller;
1186*4882a593Smuzhiyun			#interrupt-cells = <2>;
1187*4882a593Smuzhiyun			reg = <0x080015a0 0xc>;
1188*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1189*4882a593Smuzhiyun		};
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun		r_ir: ir@8002000 {
1192*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ir";
1193*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1194*4882a593Smuzhiyun			pinctrl-names = "default";
1195*4882a593Smuzhiyun			pinctrl-0 = <&r_ir_pins>;
1196*4882a593Smuzhiyun			clocks = <&apbs_gates 1>, <&r_ir_clk>;
1197*4882a593Smuzhiyun			clock-names = "apb", "ir";
1198*4882a593Smuzhiyun			resets = <&apbs_rst 1>;
1199*4882a593Smuzhiyun			reg = <0x08002000 0x40>;
1200*4882a593Smuzhiyun			status = "disabled";
1201*4882a593Smuzhiyun		};
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun		r_uart: serial@8002800 {
1204*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1205*4882a593Smuzhiyun			reg = <0x08002800 0x400>;
1206*4882a593Smuzhiyun			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
1207*4882a593Smuzhiyun			reg-shift = <2>;
1208*4882a593Smuzhiyun			reg-io-width = <4>;
1209*4882a593Smuzhiyun			clocks = <&apbs_gates 4>;
1210*4882a593Smuzhiyun			resets = <&apbs_rst 4>;
1211*4882a593Smuzhiyun			status = "disabled";
1212*4882a593Smuzhiyun		};
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun		r_pio: pinctrl@8002c00 {
1215*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-r-pinctrl";
1216*4882a593Smuzhiyun			reg = <0x08002c00 0x400>;
1217*4882a593Smuzhiyun			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
1218*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1219*4882a593Smuzhiyun			clocks = <&apbs_gates 0>, <&osc24M>, <&osc32k>;
1220*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
1221*4882a593Smuzhiyun			resets = <&apbs_rst 0>;
1222*4882a593Smuzhiyun			gpio-controller;
1223*4882a593Smuzhiyun			interrupt-controller;
1224*4882a593Smuzhiyun			#interrupt-cells = <3>;
1225*4882a593Smuzhiyun			#gpio-cells = <3>;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun			r_ir_pins: r-ir-pins {
1228*4882a593Smuzhiyun				pins = "PL6";
1229*4882a593Smuzhiyun				function = "s_cir_rx";
1230*4882a593Smuzhiyun			};
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun			r_rsb_pins: r-rsb-pins {
1233*4882a593Smuzhiyun				pins = "PN0", "PN1";
1234*4882a593Smuzhiyun				function = "s_rsb";
1235*4882a593Smuzhiyun				drive-strength = <20>;
1236*4882a593Smuzhiyun				bias-pull-up;
1237*4882a593Smuzhiyun			};
1238*4882a593Smuzhiyun		};
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun		r_rsb: rsb@8003400 {
1241*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a23-rsb";
1242*4882a593Smuzhiyun			reg = <0x08003400 0x400>;
1243*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1244*4882a593Smuzhiyun			clocks = <&apbs_gates 3>;
1245*4882a593Smuzhiyun			clock-frequency = <3000000>;
1246*4882a593Smuzhiyun			resets = <&apbs_rst 3>;
1247*4882a593Smuzhiyun			pinctrl-names = "default";
1248*4882a593Smuzhiyun			pinctrl-0 = <&r_rsb_pins>;
1249*4882a593Smuzhiyun			status = "disabled";
1250*4882a593Smuzhiyun			#address-cells = <1>;
1251*4882a593Smuzhiyun			#size-cells = <0>;
1252*4882a593Smuzhiyun		};
1253*4882a593Smuzhiyun	};
1254*4882a593Smuzhiyun};
1255