1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2017 Chen-Yu Tsai <wens@csie.org> 3*4882a593Smuzhiyun * Copyright 2017 Icenowy Zheng <icenowy@aosc.io> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 8*4882a593Smuzhiyun * whole. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 11*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 12*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 13*4882a593Smuzhiyun * License, or (at your option) any later version. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 16*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*4882a593Smuzhiyun * GNU General Public License for more details. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * Or, alternatively, 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 23*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 24*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 25*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 26*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 27*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 28*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 29*4882a593Smuzhiyun * conditions: 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 32*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 33*4882a593Smuzhiyun * 34*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 35*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 36*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 37*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 38*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 39*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 40*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 41*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 45*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-de2.h> 46*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-r40-ccu.h> 47*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-tcon-top.h> 48*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-r40-ccu.h> 49*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-de2.h> 50*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/ { 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun interrupt-parent = <&gic>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun clocks { 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <1>; 60*4882a593Smuzhiyun ranges; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun osc24M: osc24M { 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun compatible = "fixed-clock"; 65*4882a593Smuzhiyun clock-frequency = <24000000>; 66*4882a593Smuzhiyun clock-accuracy = <50000>; 67*4882a593Smuzhiyun clock-output-names = "osc24M"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun osc32k: osc32k { 71*4882a593Smuzhiyun #clock-cells = <0>; 72*4882a593Smuzhiyun compatible = "fixed-clock"; 73*4882a593Smuzhiyun clock-frequency = <32768>; 74*4882a593Smuzhiyun clock-accuracy = <20000>; 75*4882a593Smuzhiyun clock-output-names = "ext-osc32k"; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun cpus { 80*4882a593Smuzhiyun #address-cells = <1>; 81*4882a593Smuzhiyun #size-cells = <0>; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun cpu0: cpu@0 { 84*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun reg = <0>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun cpu1: cpu@1 { 90*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 91*4882a593Smuzhiyun device_type = "cpu"; 92*4882a593Smuzhiyun reg = <1>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun cpu2: cpu@2 { 96*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 97*4882a593Smuzhiyun device_type = "cpu"; 98*4882a593Smuzhiyun reg = <2>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun cpu3: cpu@3 { 102*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 103*4882a593Smuzhiyun device_type = "cpu"; 104*4882a593Smuzhiyun reg = <3>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun de: display-engine { 109*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-display-engine"; 110*4882a593Smuzhiyun allwinner,pipelines = <&mixer0>, <&mixer1>; 111*4882a593Smuzhiyun status = "disabled"; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun thermal-zones { 115*4882a593Smuzhiyun cpu_thermal: cpu0-thermal { 116*4882a593Smuzhiyun /* milliseconds */ 117*4882a593Smuzhiyun polling-delay-passive = <0>; 118*4882a593Smuzhiyun polling-delay = <0>; 119*4882a593Smuzhiyun thermal-sensors = <&ths 0>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun gpu_thermal: gpu-thermal { 123*4882a593Smuzhiyun /* milliseconds */ 124*4882a593Smuzhiyun polling-delay-passive = <0>; 125*4882a593Smuzhiyun polling-delay = <0>; 126*4882a593Smuzhiyun thermal-sensors = <&ths 1>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun soc { 131*4882a593Smuzhiyun compatible = "simple-bus"; 132*4882a593Smuzhiyun #address-cells = <1>; 133*4882a593Smuzhiyun #size-cells = <1>; 134*4882a593Smuzhiyun ranges; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun display_clocks: clock@1000000 { 137*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-de2-clk", 138*4882a593Smuzhiyun "allwinner,sun8i-h3-de2-clk"; 139*4882a593Smuzhiyun reg = <0x01000000 0x10000>; 140*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_DE>, 141*4882a593Smuzhiyun <&ccu CLK_DE>; 142*4882a593Smuzhiyun clock-names = "bus", 143*4882a593Smuzhiyun "mod"; 144*4882a593Smuzhiyun resets = <&ccu RST_BUS_DE>; 145*4882a593Smuzhiyun #clock-cells = <1>; 146*4882a593Smuzhiyun #reset-cells = <1>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun mixer0: mixer@1100000 { 150*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-de2-mixer-0"; 151*4882a593Smuzhiyun reg = <0x01100000 0x100000>; 152*4882a593Smuzhiyun clocks = <&display_clocks CLK_BUS_MIXER0>, 153*4882a593Smuzhiyun <&display_clocks CLK_MIXER0>; 154*4882a593Smuzhiyun clock-names = "bus", 155*4882a593Smuzhiyun "mod"; 156*4882a593Smuzhiyun resets = <&display_clocks RST_MIXER0>; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun ports { 159*4882a593Smuzhiyun #address-cells = <1>; 160*4882a593Smuzhiyun #size-cells = <0>; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun mixer0_out: port@1 { 163*4882a593Smuzhiyun reg = <1>; 164*4882a593Smuzhiyun mixer0_out_tcon_top: endpoint { 165*4882a593Smuzhiyun remote-endpoint = <&tcon_top_mixer0_in_mixer0>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun mixer1: mixer@1200000 { 172*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-de2-mixer-1"; 173*4882a593Smuzhiyun reg = <0x01200000 0x100000>; 174*4882a593Smuzhiyun clocks = <&display_clocks CLK_BUS_MIXER1>, 175*4882a593Smuzhiyun <&display_clocks CLK_MIXER1>; 176*4882a593Smuzhiyun clock-names = "bus", 177*4882a593Smuzhiyun "mod"; 178*4882a593Smuzhiyun resets = <&display_clocks RST_WB>; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun ports { 181*4882a593Smuzhiyun #address-cells = <1>; 182*4882a593Smuzhiyun #size-cells = <0>; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun mixer1_out: port@1 { 185*4882a593Smuzhiyun reg = <1>; 186*4882a593Smuzhiyun mixer1_out_tcon_top: endpoint { 187*4882a593Smuzhiyun remote-endpoint = <&tcon_top_mixer1_in_mixer1>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun syscon: system-control@1c00000 { 194*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-system-control", 195*4882a593Smuzhiyun "allwinner,sun4i-a10-system-control"; 196*4882a593Smuzhiyun reg = <0x01c00000 0x30>; 197*4882a593Smuzhiyun #address-cells = <1>; 198*4882a593Smuzhiyun #size-cells = <1>; 199*4882a593Smuzhiyun ranges; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun sram_c: sram@1d00000 { 202*4882a593Smuzhiyun compatible = "mmio-sram"; 203*4882a593Smuzhiyun reg = <0x01d00000 0xd0000>; 204*4882a593Smuzhiyun #address-cells = <1>; 205*4882a593Smuzhiyun #size-cells = <1>; 206*4882a593Smuzhiyun ranges = <0 0x01d00000 0xd0000>; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun ve_sram: sram-section@0 { 209*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-sram-c1", 210*4882a593Smuzhiyun "allwinner,sun4i-a10-sram-c1"; 211*4882a593Smuzhiyun reg = <0x000000 0x80000>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun nmi_intc: interrupt-controller@1c00030 { 217*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-sc-nmi"; 218*4882a593Smuzhiyun interrupt-controller; 219*4882a593Smuzhiyun #interrupt-cells = <2>; 220*4882a593Smuzhiyun reg = <0x01c00030 0x0c>; 221*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun dma: dma-controller@1c02000 { 225*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-dma", 226*4882a593Smuzhiyun "allwinner,sun50i-a64-dma"; 227*4882a593Smuzhiyun reg = <0x01c02000 0x1000>; 228*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 229*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_DMA>; 230*4882a593Smuzhiyun dma-channels = <16>; 231*4882a593Smuzhiyun dma-requests = <31>; 232*4882a593Smuzhiyun resets = <&ccu RST_BUS_DMA>; 233*4882a593Smuzhiyun #dma-cells = <1>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun spi0: spi@1c05000 { 237*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-spi", 238*4882a593Smuzhiyun "allwinner,sun8i-h3-spi"; 239*4882a593Smuzhiyun reg = <0x01c05000 0x1000>; 240*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 241*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>; 242*4882a593Smuzhiyun clock-names = "ahb", "mod"; 243*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPI0>; 244*4882a593Smuzhiyun status = "disabled"; 245*4882a593Smuzhiyun #address-cells = <1>; 246*4882a593Smuzhiyun #size-cells = <0>; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun spi1: spi@1c06000 { 250*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-spi", 251*4882a593Smuzhiyun "allwinner,sun8i-h3-spi"; 252*4882a593Smuzhiyun reg = <0x01c06000 0x1000>; 253*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 254*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>; 255*4882a593Smuzhiyun clock-names = "ahb", "mod"; 256*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPI1>; 257*4882a593Smuzhiyun status = "disabled"; 258*4882a593Smuzhiyun #address-cells = <1>; 259*4882a593Smuzhiyun #size-cells = <0>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun csi0: csi@1c09000 { 263*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-csi0", 264*4882a593Smuzhiyun "allwinner,sun7i-a20-csi0"; 265*4882a593Smuzhiyun reg = <0x01c09000 0x1000>; 266*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 267*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_CSI0>, <&ccu CLK_CSI_SCLK>, 268*4882a593Smuzhiyun <&ccu CLK_DRAM_CSI0>; 269*4882a593Smuzhiyun clock-names = "bus", "isp", "ram"; 270*4882a593Smuzhiyun resets = <&ccu RST_BUS_CSI0>; 271*4882a593Smuzhiyun interconnects = <&mbus 5>; 272*4882a593Smuzhiyun interconnect-names = "dma-mem"; 273*4882a593Smuzhiyun status = "disabled"; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun video-codec@1c0e000 { 277*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-video-engine"; 278*4882a593Smuzhiyun reg = <0x01c0e000 0x1000>; 279*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>, 280*4882a593Smuzhiyun <&ccu CLK_DRAM_VE>; 281*4882a593Smuzhiyun clock-names = "ahb", "mod", "ram"; 282*4882a593Smuzhiyun resets = <&ccu RST_BUS_VE>; 283*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 284*4882a593Smuzhiyun allwinner,sram = <&ve_sram 1>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun mmc0: mmc@1c0f000 { 288*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-mmc", 289*4882a593Smuzhiyun "allwinner,sun50i-a64-mmc"; 290*4882a593Smuzhiyun reg = <0x01c0f000 0x1000>; 291*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>; 292*4882a593Smuzhiyun clock-names = "ahb", "mmc"; 293*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC0>; 294*4882a593Smuzhiyun reset-names = "ahb"; 295*4882a593Smuzhiyun pinctrl-0 = <&mmc0_pins>; 296*4882a593Smuzhiyun pinctrl-names = "default"; 297*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 298*4882a593Smuzhiyun status = "disabled"; 299*4882a593Smuzhiyun #address-cells = <1>; 300*4882a593Smuzhiyun #size-cells = <0>; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun mmc1: mmc@1c10000 { 304*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-mmc", 305*4882a593Smuzhiyun "allwinner,sun50i-a64-mmc"; 306*4882a593Smuzhiyun reg = <0x01c10000 0x1000>; 307*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>; 308*4882a593Smuzhiyun clock-names = "ahb", "mmc"; 309*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC1>; 310*4882a593Smuzhiyun reset-names = "ahb"; 311*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 312*4882a593Smuzhiyun status = "disabled"; 313*4882a593Smuzhiyun #address-cells = <1>; 314*4882a593Smuzhiyun #size-cells = <0>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun mmc2: mmc@1c11000 { 318*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-emmc", 319*4882a593Smuzhiyun "allwinner,sun50i-a64-emmc"; 320*4882a593Smuzhiyun reg = <0x01c11000 0x1000>; 321*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>; 322*4882a593Smuzhiyun clock-names = "ahb", "mmc"; 323*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC2>; 324*4882a593Smuzhiyun reset-names = "ahb"; 325*4882a593Smuzhiyun pinctrl-0 = <&mmc2_pins>; 326*4882a593Smuzhiyun pinctrl-names = "default"; 327*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun #address-cells = <1>; 330*4882a593Smuzhiyun #size-cells = <0>; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun mmc3: mmc@1c12000 { 334*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-mmc", 335*4882a593Smuzhiyun "allwinner,sun50i-a64-mmc"; 336*4882a593Smuzhiyun reg = <0x01c12000 0x1000>; 337*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC3>, <&ccu CLK_MMC3>; 338*4882a593Smuzhiyun clock-names = "ahb", "mmc"; 339*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC3>; 340*4882a593Smuzhiyun reset-names = "ahb"; 341*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 342*4882a593Smuzhiyun status = "disabled"; 343*4882a593Smuzhiyun #address-cells = <1>; 344*4882a593Smuzhiyun #size-cells = <0>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun usbphy: phy@1c13400 { 348*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-usb-phy"; 349*4882a593Smuzhiyun reg = <0x01c13400 0x14>, 350*4882a593Smuzhiyun <0x01c14800 0x4>, 351*4882a593Smuzhiyun <0x01c19800 0x4>, 352*4882a593Smuzhiyun <0x01c1c800 0x4>; 353*4882a593Smuzhiyun reg-names = "phy_ctrl", 354*4882a593Smuzhiyun "pmu0", 355*4882a593Smuzhiyun "pmu1", 356*4882a593Smuzhiyun "pmu2"; 357*4882a593Smuzhiyun clocks = <&ccu CLK_USB_PHY0>, 358*4882a593Smuzhiyun <&ccu CLK_USB_PHY1>, 359*4882a593Smuzhiyun <&ccu CLK_USB_PHY2>; 360*4882a593Smuzhiyun clock-names = "usb0_phy", 361*4882a593Smuzhiyun "usb1_phy", 362*4882a593Smuzhiyun "usb2_phy"; 363*4882a593Smuzhiyun resets = <&ccu RST_USB_PHY0>, 364*4882a593Smuzhiyun <&ccu RST_USB_PHY1>, 365*4882a593Smuzhiyun <&ccu RST_USB_PHY2>; 366*4882a593Smuzhiyun reset-names = "usb0_reset", 367*4882a593Smuzhiyun "usb1_reset", 368*4882a593Smuzhiyun "usb2_reset"; 369*4882a593Smuzhiyun status = "disabled"; 370*4882a593Smuzhiyun #phy-cells = <1>; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun crypto: crypto@1c15000 { 374*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-crypto"; 375*4882a593Smuzhiyun reg = <0x01c15000 0x1000>; 376*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 377*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>; 378*4882a593Smuzhiyun clock-names = "bus", "mod"; 379*4882a593Smuzhiyun resets = <&ccu RST_BUS_CE>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun spi2: spi@1c17000 { 383*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-spi", 384*4882a593Smuzhiyun "allwinner,sun8i-h3-spi"; 385*4882a593Smuzhiyun reg = <0x01c17000 0x1000>; 386*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 387*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPI2>, <&ccu CLK_SPI2>; 388*4882a593Smuzhiyun clock-names = "ahb", "mod"; 389*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPI2>; 390*4882a593Smuzhiyun status = "disabled"; 391*4882a593Smuzhiyun #address-cells = <1>; 392*4882a593Smuzhiyun #size-cells = <0>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun ahci: sata@1c18000 { 396*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ahci"; 397*4882a593Smuzhiyun reg = <0x01c18000 0x1000>; 398*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 399*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SATA>, <&ccu CLK_SATA>; 400*4882a593Smuzhiyun resets = <&ccu RST_BUS_SATA>; 401*4882a593Smuzhiyun reset-names = "ahci"; 402*4882a593Smuzhiyun status = "disabled"; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun ehci1: usb@1c19000 { 406*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ehci", "generic-ehci"; 407*4882a593Smuzhiyun reg = <0x01c19000 0x100>; 408*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 409*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI1>; 410*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI1>; 411*4882a593Smuzhiyun phys = <&usbphy 1>; 412*4882a593Smuzhiyun phy-names = "usb"; 413*4882a593Smuzhiyun status = "disabled"; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun ohci1: usb@1c19400 { 417*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ohci", "generic-ohci"; 418*4882a593Smuzhiyun reg = <0x01c19400 0x100>; 419*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 420*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_OHCI1>, 421*4882a593Smuzhiyun <&ccu CLK_USB_OHCI1>; 422*4882a593Smuzhiyun resets = <&ccu RST_BUS_OHCI1>; 423*4882a593Smuzhiyun phys = <&usbphy 1>; 424*4882a593Smuzhiyun phy-names = "usb"; 425*4882a593Smuzhiyun status = "disabled"; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun ehci2: usb@1c1c000 { 429*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ehci", "generic-ehci"; 430*4882a593Smuzhiyun reg = <0x01c1c000 0x100>; 431*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 432*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI2>; 433*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI2>; 434*4882a593Smuzhiyun phys = <&usbphy 2>; 435*4882a593Smuzhiyun phy-names = "usb"; 436*4882a593Smuzhiyun status = "disabled"; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun ohci2: usb@1c1c400 { 440*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ohci", "generic-ohci"; 441*4882a593Smuzhiyun reg = <0x01c1c400 0x100>; 442*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 443*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_OHCI2>, 444*4882a593Smuzhiyun <&ccu CLK_USB_OHCI2>; 445*4882a593Smuzhiyun resets = <&ccu RST_BUS_OHCI2>; 446*4882a593Smuzhiyun phys = <&usbphy 2>; 447*4882a593Smuzhiyun phy-names = "usb"; 448*4882a593Smuzhiyun status = "disabled"; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun spi3: spi@1c1f000 { 452*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-spi", 453*4882a593Smuzhiyun "allwinner,sun8i-h3-spi"; 454*4882a593Smuzhiyun reg = <0x01c1f000 0x1000>; 455*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 456*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_SPI3>, <&ccu CLK_SPI3>; 457*4882a593Smuzhiyun clock-names = "ahb", "mod"; 458*4882a593Smuzhiyun resets = <&ccu RST_BUS_SPI3>; 459*4882a593Smuzhiyun status = "disabled"; 460*4882a593Smuzhiyun #address-cells = <1>; 461*4882a593Smuzhiyun #size-cells = <0>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun ccu: clock@1c20000 { 465*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ccu"; 466*4882a593Smuzhiyun reg = <0x01c20000 0x400>; 467*4882a593Smuzhiyun clocks = <&osc24M>, <&rtc 0>; 468*4882a593Smuzhiyun clock-names = "hosc", "losc"; 469*4882a593Smuzhiyun #clock-cells = <1>; 470*4882a593Smuzhiyun #reset-cells = <1>; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun rtc: rtc@1c20400 { 474*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-rtc"; 475*4882a593Smuzhiyun reg = <0x01c20400 0x400>; 476*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 477*4882a593Smuzhiyun clock-output-names = "osc32k", "osc32k-out"; 478*4882a593Smuzhiyun clocks = <&osc32k>; 479*4882a593Smuzhiyun #clock-cells = <1>; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun pio: pinctrl@1c20800 { 483*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-pinctrl"; 484*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 485*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 486*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&rtc 0>; 487*4882a593Smuzhiyun clock-names = "apb", "hosc", "losc"; 488*4882a593Smuzhiyun gpio-controller; 489*4882a593Smuzhiyun interrupt-controller; 490*4882a593Smuzhiyun #interrupt-cells = <3>; 491*4882a593Smuzhiyun #gpio-cells = <3>; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun clk_out_a_pin: clk-out-a-pin { 494*4882a593Smuzhiyun pins = "PI12"; 495*4882a593Smuzhiyun function = "clk_out_a"; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /omit-if-no-ref/ 499*4882a593Smuzhiyun csi0_8bits_pins: csi0-8bits-pins { 500*4882a593Smuzhiyun pins = "PE0", "PE2", "PE3", "PE4", "PE5", 501*4882a593Smuzhiyun "PE6", "PE7", "PE8", "PE9", "PE10", 502*4882a593Smuzhiyun "PE11"; 503*4882a593Smuzhiyun function = "csi0"; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun /omit-if-no-ref/ 507*4882a593Smuzhiyun csi0_mclk_pin: csi0-mclk-pin { 508*4882a593Smuzhiyun pins = "PE1"; 509*4882a593Smuzhiyun function = "csi0"; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun gmac_rgmii_pins: gmac-rgmii-pins { 513*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", "PA3", 514*4882a593Smuzhiyun "PA4", "PA5", "PA6", "PA7", 515*4882a593Smuzhiyun "PA8", "PA10", "PA11", "PA12", 516*4882a593Smuzhiyun "PA13", "PA15", "PA16"; 517*4882a593Smuzhiyun function = "gmac"; 518*4882a593Smuzhiyun /* 519*4882a593Smuzhiyun * data lines in RGMII mode use DDR mode 520*4882a593Smuzhiyun * and need a higher signal drive strength 521*4882a593Smuzhiyun */ 522*4882a593Smuzhiyun drive-strength = <40>; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun i2c0_pins: i2c0-pins { 526*4882a593Smuzhiyun pins = "PB0", "PB1"; 527*4882a593Smuzhiyun function = "i2c0"; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun i2c1_pins: i2c1-pins { 531*4882a593Smuzhiyun pins = "PB18", "PB19"; 532*4882a593Smuzhiyun function = "i2c1"; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun i2c2_pins: i2c2-pins { 536*4882a593Smuzhiyun pins = "PB20", "PB21"; 537*4882a593Smuzhiyun function = "i2c2"; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun i2c3_pins: i2c3-pins { 541*4882a593Smuzhiyun pins = "PI0", "PI1"; 542*4882a593Smuzhiyun function = "i2c3"; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun i2c4_pins: i2c4-pins { 546*4882a593Smuzhiyun pins = "PI2", "PI3"; 547*4882a593Smuzhiyun function = "i2c4"; 548*4882a593Smuzhiyun }; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun ir0_pins: ir0-pins { 551*4882a593Smuzhiyun pins = "PB4"; 552*4882a593Smuzhiyun function = "ir0"; 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun ir1_pins: ir1-pins { 556*4882a593Smuzhiyun pins = "PB23"; 557*4882a593Smuzhiyun function = "ir1"; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun mmc0_pins: mmc0-pins { 561*4882a593Smuzhiyun pins = "PF0", "PF1", "PF2", 562*4882a593Smuzhiyun "PF3", "PF4", "PF5"; 563*4882a593Smuzhiyun function = "mmc0"; 564*4882a593Smuzhiyun drive-strength = <30>; 565*4882a593Smuzhiyun bias-pull-up; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun mmc1_pg_pins: mmc1-pg-pins { 569*4882a593Smuzhiyun pins = "PG0", "PG1", "PG2", 570*4882a593Smuzhiyun "PG3", "PG4", "PG5"; 571*4882a593Smuzhiyun function = "mmc1"; 572*4882a593Smuzhiyun drive-strength = <30>; 573*4882a593Smuzhiyun bias-pull-up; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun mmc2_pins: mmc2-pins { 577*4882a593Smuzhiyun pins = "PC5", "PC6", "PC7", "PC8", "PC9", 578*4882a593Smuzhiyun "PC10", "PC11", "PC12", "PC13", "PC14", 579*4882a593Smuzhiyun "PC15", "PC24"; 580*4882a593Smuzhiyun function = "mmc2"; 581*4882a593Smuzhiyun drive-strength = <30>; 582*4882a593Smuzhiyun bias-pull-up; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /omit-if-no-ref/ 586*4882a593Smuzhiyun spi0_pc_pins: spi0-pc-pins { 587*4882a593Smuzhiyun pins = "PC0", "PC1", "PC2"; 588*4882a593Smuzhiyun function = "spi0"; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /omit-if-no-ref/ 592*4882a593Smuzhiyun spi0_cs0_pc_pin: spi0-cs0-pc-pin { 593*4882a593Smuzhiyun pins = "PC23"; 594*4882a593Smuzhiyun function = "spi0"; 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun /omit-if-no-ref/ 598*4882a593Smuzhiyun spi1_pi_pins: spi1-pi-pins { 599*4882a593Smuzhiyun pins = "PI17", "PI18", "PI19"; 600*4882a593Smuzhiyun function = "spi1"; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun /omit-if-no-ref/ 604*4882a593Smuzhiyun spi1_cs0_pi_pin: spi1-cs0-pi-pin { 605*4882a593Smuzhiyun pins = "PI16"; 606*4882a593Smuzhiyun function = "spi1"; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun /omit-if-no-ref/ 610*4882a593Smuzhiyun spi1_cs1_pi_pin: spi1-cs1-pi-pin { 611*4882a593Smuzhiyun pins = "PI15"; 612*4882a593Smuzhiyun function = "spi1"; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun uart0_pb_pins: uart0-pb-pins { 616*4882a593Smuzhiyun pins = "PB22", "PB23"; 617*4882a593Smuzhiyun function = "uart0"; 618*4882a593Smuzhiyun }; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun uart3_pg_pins: uart3-pg-pins { 621*4882a593Smuzhiyun pins = "PG6", "PG7"; 622*4882a593Smuzhiyun function = "uart3"; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun uart3_rts_cts_pg_pins: uart3-rts-cts-pg-pins { 626*4882a593Smuzhiyun pins = "PG8", "PG9"; 627*4882a593Smuzhiyun function = "uart3"; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun wdt: watchdog@1c20c90 { 632*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-wdt"; 633*4882a593Smuzhiyun reg = <0x01c20c90 0x10>; 634*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 635*4882a593Smuzhiyun clocks = <&osc24M>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun ir0: ir@1c21800 { 639*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ir", 640*4882a593Smuzhiyun "allwinner,sun6i-a31-ir"; 641*4882a593Smuzhiyun reg = <0x01c21800 0x400>; 642*4882a593Smuzhiyun pinctrl-0 = <&ir0_pins>; 643*4882a593Smuzhiyun pinctrl-names = "default"; 644*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_IR0>, <&ccu CLK_IR0>; 645*4882a593Smuzhiyun clock-names = "apb", "ir"; 646*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 647*4882a593Smuzhiyun resets = <&ccu RST_BUS_IR0>; 648*4882a593Smuzhiyun status = "disabled"; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun ir1: ir@1c21c00 { 652*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ir", 653*4882a593Smuzhiyun "allwinner,sun6i-a31-ir"; 654*4882a593Smuzhiyun reg = <0x01c21c00 0x400>; 655*4882a593Smuzhiyun pinctrl-0 = <&ir1_pins>; 656*4882a593Smuzhiyun pinctrl-names = "default"; 657*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_IR1>, <&ccu CLK_IR1>; 658*4882a593Smuzhiyun clock-names = "apb", "ir"; 659*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 660*4882a593Smuzhiyun resets = <&ccu RST_BUS_IR1>; 661*4882a593Smuzhiyun status = "disabled"; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun ths: thermal-sensor@1c24c00 { 665*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-ths"; 666*4882a593Smuzhiyun reg = <0x01c24c00 0x100>; 667*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_THS>, <&ccu CLK_THS>; 668*4882a593Smuzhiyun clock-names = "bus", "mod"; 669*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 670*4882a593Smuzhiyun resets = <&ccu RST_BUS_THS>; 671*4882a593Smuzhiyun /* TODO: add nvmem-cells for calibration */ 672*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun uart0: serial@1c28000 { 676*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 677*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 678*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 679*4882a593Smuzhiyun reg-shift = <2>; 680*4882a593Smuzhiyun reg-io-width = <4>; 681*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART0>; 682*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART0>; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun uart1: serial@1c28400 { 687*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 688*4882a593Smuzhiyun reg = <0x01c28400 0x400>; 689*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 690*4882a593Smuzhiyun reg-shift = <2>; 691*4882a593Smuzhiyun reg-io-width = <4>; 692*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART1>; 693*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART1>; 694*4882a593Smuzhiyun status = "disabled"; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun uart2: serial@1c28800 { 698*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 699*4882a593Smuzhiyun reg = <0x01c28800 0x400>; 700*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 701*4882a593Smuzhiyun reg-shift = <2>; 702*4882a593Smuzhiyun reg-io-width = <4>; 703*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART2>; 704*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART2>; 705*4882a593Smuzhiyun status = "disabled"; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun uart3: serial@1c28c00 { 709*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 710*4882a593Smuzhiyun reg = <0x01c28c00 0x400>; 711*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 712*4882a593Smuzhiyun reg-shift = <2>; 713*4882a593Smuzhiyun reg-io-width = <4>; 714*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART3>; 715*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART3>; 716*4882a593Smuzhiyun status = "disabled"; 717*4882a593Smuzhiyun }; 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun uart4: serial@1c29000 { 720*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 721*4882a593Smuzhiyun reg = <0x01c29000 0x400>; 722*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 723*4882a593Smuzhiyun reg-shift = <2>; 724*4882a593Smuzhiyun reg-io-width = <4>; 725*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART4>; 726*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART4>; 727*4882a593Smuzhiyun status = "disabled"; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun uart5: serial@1c29400 { 731*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 732*4882a593Smuzhiyun reg = <0x01c29400 0x400>; 733*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 734*4882a593Smuzhiyun reg-shift = <2>; 735*4882a593Smuzhiyun reg-io-width = <4>; 736*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART5>; 737*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART5>; 738*4882a593Smuzhiyun status = "disabled"; 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun uart6: serial@1c29800 { 742*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 743*4882a593Smuzhiyun reg = <0x01c29800 0x400>; 744*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 745*4882a593Smuzhiyun reg-shift = <2>; 746*4882a593Smuzhiyun reg-io-width = <4>; 747*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART6>; 748*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART6>; 749*4882a593Smuzhiyun status = "disabled"; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun uart7: serial@1c29c00 { 753*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 754*4882a593Smuzhiyun reg = <0x01c29c00 0x400>; 755*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 756*4882a593Smuzhiyun reg-shift = <2>; 757*4882a593Smuzhiyun reg-io-width = <4>; 758*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART7>; 759*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART7>; 760*4882a593Smuzhiyun status = "disabled"; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun i2c0: i2c@1c2ac00 { 764*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 765*4882a593Smuzhiyun reg = <0x01c2ac00 0x400>; 766*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 767*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C0>; 768*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C0>; 769*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 770*4882a593Smuzhiyun pinctrl-names = "default"; 771*4882a593Smuzhiyun status = "disabled"; 772*4882a593Smuzhiyun #address-cells = <1>; 773*4882a593Smuzhiyun #size-cells = <0>; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun i2c1: i2c@1c2b000 { 777*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 778*4882a593Smuzhiyun reg = <0x01c2b000 0x400>; 779*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 780*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C1>; 781*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C1>; 782*4882a593Smuzhiyun pinctrl-0 = <&i2c1_pins>; 783*4882a593Smuzhiyun pinctrl-names = "default"; 784*4882a593Smuzhiyun status = "disabled"; 785*4882a593Smuzhiyun #address-cells = <1>; 786*4882a593Smuzhiyun #size-cells = <0>; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun i2c2: i2c@1c2b400 { 790*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 791*4882a593Smuzhiyun reg = <0x01c2b400 0x400>; 792*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 793*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C2>; 794*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C2>; 795*4882a593Smuzhiyun pinctrl-0 = <&i2c2_pins>; 796*4882a593Smuzhiyun pinctrl-names = "default"; 797*4882a593Smuzhiyun status = "disabled"; 798*4882a593Smuzhiyun #address-cells = <1>; 799*4882a593Smuzhiyun #size-cells = <0>; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun i2c3: i2c@1c2b800 { 803*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 804*4882a593Smuzhiyun reg = <0x01c2b800 0x400>; 805*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C3>; 807*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C3>; 808*4882a593Smuzhiyun pinctrl-0 = <&i2c3_pins>; 809*4882a593Smuzhiyun pinctrl-names = "default"; 810*4882a593Smuzhiyun status = "disabled"; 811*4882a593Smuzhiyun #address-cells = <1>; 812*4882a593Smuzhiyun #size-cells = <0>; 813*4882a593Smuzhiyun }; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun i2c4: i2c@1c2c000 { 816*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 817*4882a593Smuzhiyun reg = <0x01c2c000 0x400>; 818*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 819*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_I2C4>; 820*4882a593Smuzhiyun resets = <&ccu RST_BUS_I2C4>; 821*4882a593Smuzhiyun pinctrl-0 = <&i2c4_pins>; 822*4882a593Smuzhiyun pinctrl-names = "default"; 823*4882a593Smuzhiyun status = "disabled"; 824*4882a593Smuzhiyun #address-cells = <1>; 825*4882a593Smuzhiyun #size-cells = <0>; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun 828*4882a593Smuzhiyun mali: gpu@1c40000 { 829*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-mali", "arm,mali-400"; 830*4882a593Smuzhiyun reg = <0x01c40000 0x10000>; 831*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 832*4882a593Smuzhiyun <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 833*4882a593Smuzhiyun <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 834*4882a593Smuzhiyun <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 835*4882a593Smuzhiyun <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 836*4882a593Smuzhiyun <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>, 837*4882a593Smuzhiyun <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 838*4882a593Smuzhiyun interrupt-names = "gp", 839*4882a593Smuzhiyun "gpmmu", 840*4882a593Smuzhiyun "pp0", 841*4882a593Smuzhiyun "ppmmu0", 842*4882a593Smuzhiyun "pp1", 843*4882a593Smuzhiyun "ppmmu1", 844*4882a593Smuzhiyun "pmu"; 845*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>; 846*4882a593Smuzhiyun clock-names = "bus", "core"; 847*4882a593Smuzhiyun resets = <&ccu RST_BUS_GPU>; 848*4882a593Smuzhiyun }; 849*4882a593Smuzhiyun 850*4882a593Smuzhiyun gmac: ethernet@1c50000 { 851*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-gmac"; 852*4882a593Smuzhiyun syscon = <&ccu>; 853*4882a593Smuzhiyun reg = <0x01c50000 0x10000>; 854*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 855*4882a593Smuzhiyun interrupt-names = "macirq"; 856*4882a593Smuzhiyun resets = <&ccu RST_BUS_GMAC>; 857*4882a593Smuzhiyun reset-names = "stmmaceth"; 858*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_GMAC>; 859*4882a593Smuzhiyun clock-names = "stmmaceth"; 860*4882a593Smuzhiyun status = "disabled"; 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun gmac_mdio: mdio { 863*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 864*4882a593Smuzhiyun #address-cells = <1>; 865*4882a593Smuzhiyun #size-cells = <0>; 866*4882a593Smuzhiyun }; 867*4882a593Smuzhiyun }; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun mbus: dram-controller@1c62000 { 870*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-mbus"; 871*4882a593Smuzhiyun reg = <0x01c62000 0x1000>; 872*4882a593Smuzhiyun clocks = <&ccu 155>; 873*4882a593Smuzhiyun #address-cells = <1>; 874*4882a593Smuzhiyun #size-cells = <1>; 875*4882a593Smuzhiyun dma-ranges = <0x00000000 0x40000000 0x80000000>; 876*4882a593Smuzhiyun #interconnect-cells = <1>; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun tcon_top: tcon-top@1c70000 { 880*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-tcon-top"; 881*4882a593Smuzhiyun reg = <0x01c70000 0x1000>; 882*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_TCON_TOP>, 883*4882a593Smuzhiyun <&ccu CLK_TCON_TV0>, 884*4882a593Smuzhiyun <&ccu CLK_TVE0>, 885*4882a593Smuzhiyun <&ccu CLK_TCON_TV1>, 886*4882a593Smuzhiyun <&ccu CLK_TVE1>, 887*4882a593Smuzhiyun <&ccu CLK_DSI_DPHY>; 888*4882a593Smuzhiyun clock-names = "bus", 889*4882a593Smuzhiyun "tcon-tv0", 890*4882a593Smuzhiyun "tve0", 891*4882a593Smuzhiyun "tcon-tv1", 892*4882a593Smuzhiyun "tve1", 893*4882a593Smuzhiyun "dsi"; 894*4882a593Smuzhiyun clock-output-names = "tcon-top-tv0", 895*4882a593Smuzhiyun "tcon-top-tv1", 896*4882a593Smuzhiyun "tcon-top-dsi"; 897*4882a593Smuzhiyun resets = <&ccu RST_BUS_TCON_TOP>; 898*4882a593Smuzhiyun #clock-cells = <1>; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun ports { 901*4882a593Smuzhiyun #address-cells = <1>; 902*4882a593Smuzhiyun #size-cells = <0>; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun tcon_top_mixer0_in: port@0 { 905*4882a593Smuzhiyun reg = <0>; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun tcon_top_mixer0_in_mixer0: endpoint { 908*4882a593Smuzhiyun remote-endpoint = <&mixer0_out_tcon_top>; 909*4882a593Smuzhiyun }; 910*4882a593Smuzhiyun }; 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun tcon_top_mixer0_out: port@1 { 913*4882a593Smuzhiyun #address-cells = <1>; 914*4882a593Smuzhiyun #size-cells = <0>; 915*4882a593Smuzhiyun reg = <1>; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun tcon_top_mixer0_out_tcon_lcd0: endpoint@0 { 918*4882a593Smuzhiyun reg = <0>; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun tcon_top_mixer0_out_tcon_lcd1: endpoint@1 { 922*4882a593Smuzhiyun reg = <1>; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun tcon_top_mixer0_out_tcon_tv0: endpoint@2 { 926*4882a593Smuzhiyun reg = <2>; 927*4882a593Smuzhiyun remote-endpoint = <&tcon_tv0_in_tcon_top_mixer0>; 928*4882a593Smuzhiyun }; 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun tcon_top_mixer0_out_tcon_tv1: endpoint@3 { 931*4882a593Smuzhiyun reg = <3>; 932*4882a593Smuzhiyun remote-endpoint = <&tcon_tv1_in_tcon_top_mixer0>; 933*4882a593Smuzhiyun }; 934*4882a593Smuzhiyun }; 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun tcon_top_mixer1_in: port@2 { 937*4882a593Smuzhiyun #address-cells = <1>; 938*4882a593Smuzhiyun #size-cells = <0>; 939*4882a593Smuzhiyun reg = <2>; 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun tcon_top_mixer1_in_mixer1: endpoint@1 { 942*4882a593Smuzhiyun reg = <1>; 943*4882a593Smuzhiyun remote-endpoint = <&mixer1_out_tcon_top>; 944*4882a593Smuzhiyun }; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun tcon_top_mixer1_out: port@3 { 948*4882a593Smuzhiyun #address-cells = <1>; 949*4882a593Smuzhiyun #size-cells = <0>; 950*4882a593Smuzhiyun reg = <3>; 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun tcon_top_mixer1_out_tcon_lcd0: endpoint@0 { 953*4882a593Smuzhiyun reg = <0>; 954*4882a593Smuzhiyun }; 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun tcon_top_mixer1_out_tcon_lcd1: endpoint@1 { 957*4882a593Smuzhiyun reg = <1>; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun tcon_top_mixer1_out_tcon_tv0: endpoint@2 { 961*4882a593Smuzhiyun reg = <2>; 962*4882a593Smuzhiyun remote-endpoint = <&tcon_tv0_in_tcon_top_mixer1>; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun tcon_top_mixer1_out_tcon_tv1: endpoint@3 { 966*4882a593Smuzhiyun reg = <3>; 967*4882a593Smuzhiyun remote-endpoint = <&tcon_tv1_in_tcon_top_mixer1>; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun tcon_top_hdmi_in: port@4 { 972*4882a593Smuzhiyun #address-cells = <1>; 973*4882a593Smuzhiyun #size-cells = <0>; 974*4882a593Smuzhiyun reg = <4>; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun tcon_top_hdmi_in_tcon_tv0: endpoint@0 { 977*4882a593Smuzhiyun reg = <0>; 978*4882a593Smuzhiyun remote-endpoint = <&tcon_tv0_out_tcon_top>; 979*4882a593Smuzhiyun }; 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun tcon_top_hdmi_in_tcon_tv1: endpoint@1 { 982*4882a593Smuzhiyun reg = <1>; 983*4882a593Smuzhiyun remote-endpoint = <&tcon_tv1_out_tcon_top>; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun }; 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun tcon_top_hdmi_out: port@5 { 988*4882a593Smuzhiyun reg = <5>; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun tcon_top_hdmi_out_hdmi: endpoint { 991*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_tcon_top>; 992*4882a593Smuzhiyun }; 993*4882a593Smuzhiyun }; 994*4882a593Smuzhiyun }; 995*4882a593Smuzhiyun }; 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun tcon_tv0: lcd-controller@1c73000 { 998*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-tcon-tv"; 999*4882a593Smuzhiyun reg = <0x01c73000 0x1000>; 1000*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 1001*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_TCON_TV0>, <&tcon_top CLK_TCON_TOP_TV0>; 1002*4882a593Smuzhiyun clock-names = "ahb", "tcon-ch1"; 1003*4882a593Smuzhiyun resets = <&ccu RST_BUS_TCON_TV0>; 1004*4882a593Smuzhiyun reset-names = "lcd"; 1005*4882a593Smuzhiyun status = "disabled"; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun ports { 1008*4882a593Smuzhiyun #address-cells = <1>; 1009*4882a593Smuzhiyun #size-cells = <0>; 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun tcon_tv0_in: port@0 { 1012*4882a593Smuzhiyun #address-cells = <1>; 1013*4882a593Smuzhiyun #size-cells = <0>; 1014*4882a593Smuzhiyun reg = <0>; 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun tcon_tv0_in_tcon_top_mixer0: endpoint@0 { 1017*4882a593Smuzhiyun reg = <0>; 1018*4882a593Smuzhiyun remote-endpoint = <&tcon_top_mixer0_out_tcon_tv0>; 1019*4882a593Smuzhiyun }; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun tcon_tv0_in_tcon_top_mixer1: endpoint@1 { 1022*4882a593Smuzhiyun reg = <1>; 1023*4882a593Smuzhiyun remote-endpoint = <&tcon_top_mixer1_out_tcon_tv0>; 1024*4882a593Smuzhiyun }; 1025*4882a593Smuzhiyun }; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun tcon_tv0_out: port@1 { 1028*4882a593Smuzhiyun #address-cells = <1>; 1029*4882a593Smuzhiyun #size-cells = <0>; 1030*4882a593Smuzhiyun reg = <1>; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun tcon_tv0_out_tcon_top: endpoint@1 { 1033*4882a593Smuzhiyun reg = <1>; 1034*4882a593Smuzhiyun remote-endpoint = <&tcon_top_hdmi_in_tcon_tv0>; 1035*4882a593Smuzhiyun }; 1036*4882a593Smuzhiyun }; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun tcon_tv1: lcd-controller@1c74000 { 1041*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-tcon-tv"; 1042*4882a593Smuzhiyun reg = <0x01c74000 0x1000>; 1043*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1044*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_TCON_TV1>, <&tcon_top CLK_TCON_TOP_TV1>; 1045*4882a593Smuzhiyun clock-names = "ahb", "tcon-ch1"; 1046*4882a593Smuzhiyun resets = <&ccu RST_BUS_TCON_TV1>; 1047*4882a593Smuzhiyun reset-names = "lcd"; 1048*4882a593Smuzhiyun status = "disabled"; 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun ports { 1051*4882a593Smuzhiyun #address-cells = <1>; 1052*4882a593Smuzhiyun #size-cells = <0>; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun tcon_tv1_in: port@0 { 1055*4882a593Smuzhiyun #address-cells = <1>; 1056*4882a593Smuzhiyun #size-cells = <0>; 1057*4882a593Smuzhiyun reg = <0>; 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun tcon_tv1_in_tcon_top_mixer0: endpoint@0 { 1060*4882a593Smuzhiyun reg = <0>; 1061*4882a593Smuzhiyun remote-endpoint = <&tcon_top_mixer0_out_tcon_tv1>; 1062*4882a593Smuzhiyun }; 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun tcon_tv1_in_tcon_top_mixer1: endpoint@1 { 1065*4882a593Smuzhiyun reg = <1>; 1066*4882a593Smuzhiyun remote-endpoint = <&tcon_top_mixer1_out_tcon_tv1>; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun }; 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun tcon_tv1_out: port@1 { 1071*4882a593Smuzhiyun #address-cells = <1>; 1072*4882a593Smuzhiyun #size-cells = <0>; 1073*4882a593Smuzhiyun reg = <1>; 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun tcon_tv1_out_tcon_top: endpoint@1 { 1076*4882a593Smuzhiyun reg = <1>; 1077*4882a593Smuzhiyun remote-endpoint = <&tcon_top_hdmi_in_tcon_tv1>; 1078*4882a593Smuzhiyun }; 1079*4882a593Smuzhiyun }; 1080*4882a593Smuzhiyun }; 1081*4882a593Smuzhiyun }; 1082*4882a593Smuzhiyun 1083*4882a593Smuzhiyun gic: interrupt-controller@1c81000 { 1084*4882a593Smuzhiyun compatible = "arm,gic-400"; 1085*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 1086*4882a593Smuzhiyun <0x01c82000 0x2000>, 1087*4882a593Smuzhiyun <0x01c84000 0x2000>, 1088*4882a593Smuzhiyun <0x01c86000 0x2000>; 1089*4882a593Smuzhiyun interrupt-controller; 1090*4882a593Smuzhiyun #interrupt-cells = <3>; 1091*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 1092*4882a593Smuzhiyun }; 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun hdmi: hdmi@1ee0000 { 1095*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-dw-hdmi", 1096*4882a593Smuzhiyun "allwinner,sun8i-a83t-dw-hdmi"; 1097*4882a593Smuzhiyun reg = <0x01ee0000 0x10000>; 1098*4882a593Smuzhiyun reg-io-width = <1>; 1099*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 1100*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_HDMI0>, <&ccu CLK_HDMI_SLOW>, 1101*4882a593Smuzhiyun <&ccu CLK_HDMI>; 1102*4882a593Smuzhiyun clock-names = "iahb", "isfr", "tmds"; 1103*4882a593Smuzhiyun resets = <&ccu RST_BUS_HDMI1>; 1104*4882a593Smuzhiyun reset-names = "ctrl"; 1105*4882a593Smuzhiyun phys = <&hdmi_phy>; 1106*4882a593Smuzhiyun phy-names = "phy"; 1107*4882a593Smuzhiyun status = "disabled"; 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun ports { 1110*4882a593Smuzhiyun #address-cells = <1>; 1111*4882a593Smuzhiyun #size-cells = <0>; 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun hdmi_in: port@0 { 1114*4882a593Smuzhiyun reg = <0>; 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun hdmi_in_tcon_top: endpoint { 1117*4882a593Smuzhiyun remote-endpoint = <&tcon_top_hdmi_out_hdmi>; 1118*4882a593Smuzhiyun }; 1119*4882a593Smuzhiyun }; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun hdmi_out: port@1 { 1122*4882a593Smuzhiyun reg = <1>; 1123*4882a593Smuzhiyun }; 1124*4882a593Smuzhiyun }; 1125*4882a593Smuzhiyun }; 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun hdmi_phy: hdmi-phy@1ef0000 { 1128*4882a593Smuzhiyun compatible = "allwinner,sun8i-r40-hdmi-phy"; 1129*4882a593Smuzhiyun reg = <0x01ef0000 0x10000>; 1130*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_HDMI1>, <&ccu CLK_HDMI_SLOW>, 1131*4882a593Smuzhiyun <&ccu CLK_PLL_VIDEO0>, <&ccu CLK_PLL_VIDEO1>; 1132*4882a593Smuzhiyun clock-names = "bus", "mod", "pll-0", "pll-1"; 1133*4882a593Smuzhiyun resets = <&ccu RST_BUS_HDMI0>; 1134*4882a593Smuzhiyun reset-names = "phy"; 1135*4882a593Smuzhiyun #phy-cells = <0>; 1136*4882a593Smuzhiyun }; 1137*4882a593Smuzhiyun }; 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun pmu { 1140*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 1141*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1142*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1143*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1144*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; 1145*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 1146*4882a593Smuzhiyun }; 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun timer { 1149*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 1150*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1151*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1152*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1153*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 1154*4882a593Smuzhiyun }; 1155*4882a593Smuzhiyun}; 1156