1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include "sunxi-h3-h5.dtsi" 44*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun/ { 47*4882a593Smuzhiyun cpu0_opp_table: opp-table-cpu { 48*4882a593Smuzhiyun compatible = "operating-points-v2"; 49*4882a593Smuzhiyun opp-shared; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun opp-648000000 { 52*4882a593Smuzhiyun opp-hz = /bits/ 64 <648000000>; 53*4882a593Smuzhiyun opp-microvolt = <1040000 1040000 1300000>; 54*4882a593Smuzhiyun clock-latency-ns = <244144>; /* 8 32k periods */ 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun opp-816000000 { 58*4882a593Smuzhiyun opp-hz = /bits/ 64 <816000000>; 59*4882a593Smuzhiyun opp-microvolt = <1100000 1100000 1300000>; 60*4882a593Smuzhiyun clock-latency-ns = <244144>; /* 8 32k periods */ 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun opp-1008000000 { 64*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 65*4882a593Smuzhiyun opp-microvolt = <1200000 1200000 1300000>; 66*4882a593Smuzhiyun clock-latency-ns = <244144>; /* 8 32k periods */ 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun cpus { 71*4882a593Smuzhiyun #address-cells = <1>; 72*4882a593Smuzhiyun #size-cells = <0>; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun cpu0: cpu@0 { 75*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 76*4882a593Smuzhiyun device_type = "cpu"; 77*4882a593Smuzhiyun reg = <0>; 78*4882a593Smuzhiyun clocks = <&ccu CLK_CPUX>; 79*4882a593Smuzhiyun clock-names = "cpu"; 80*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 81*4882a593Smuzhiyun #cooling-cells = <2>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun cpu1: cpu@1 { 85*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 86*4882a593Smuzhiyun device_type = "cpu"; 87*4882a593Smuzhiyun reg = <1>; 88*4882a593Smuzhiyun clocks = <&ccu CLK_CPUX>; 89*4882a593Smuzhiyun clock-names = "cpu"; 90*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 91*4882a593Smuzhiyun #cooling-cells = <2>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun cpu2: cpu@2 { 95*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 96*4882a593Smuzhiyun device_type = "cpu"; 97*4882a593Smuzhiyun reg = <2>; 98*4882a593Smuzhiyun clocks = <&ccu CLK_CPUX>; 99*4882a593Smuzhiyun clock-names = "cpu"; 100*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 101*4882a593Smuzhiyun #cooling-cells = <2>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun cpu3: cpu@3 { 105*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 106*4882a593Smuzhiyun device_type = "cpu"; 107*4882a593Smuzhiyun reg = <3>; 108*4882a593Smuzhiyun clocks = <&ccu CLK_CPUX>; 109*4882a593Smuzhiyun clock-names = "cpu"; 110*4882a593Smuzhiyun operating-points-v2 = <&cpu0_opp_table>; 111*4882a593Smuzhiyun #cooling-cells = <2>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun gpu_opp_table: opp-table-gpu { 116*4882a593Smuzhiyun compatible = "operating-points-v2"; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun opp-120000000 { 119*4882a593Smuzhiyun opp-hz = /bits/ 64 <120000000>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun opp-312000000 { 123*4882a593Smuzhiyun opp-hz = /bits/ 64 <312000000>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun opp-432000000 { 127*4882a593Smuzhiyun opp-hz = /bits/ 64 <432000000>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun opp-576000000 { 131*4882a593Smuzhiyun opp-hz = /bits/ 64 <576000000>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun pmu { 136*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 137*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 138*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 139*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 140*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; 141*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun timer { 145*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 146*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 147*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 148*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 149*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun soc { 153*4882a593Smuzhiyun deinterlace: deinterlace@1400000 { 154*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-deinterlace"; 155*4882a593Smuzhiyun reg = <0x01400000 0x20000>; 156*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_DEINTERLACE>, 157*4882a593Smuzhiyun <&ccu CLK_DEINTERLACE>, 158*4882a593Smuzhiyun <&ccu CLK_DRAM_DEINTERLACE>; 159*4882a593Smuzhiyun clock-names = "bus", "mod", "ram"; 160*4882a593Smuzhiyun resets = <&ccu RST_BUS_DEINTERLACE>; 161*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 162*4882a593Smuzhiyun interconnects = <&mbus 9>; 163*4882a593Smuzhiyun interconnect-names = "dma-mem"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun syscon: system-control@1c00000 { 167*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-system-control"; 168*4882a593Smuzhiyun reg = <0x01c00000 0x1000>; 169*4882a593Smuzhiyun #address-cells = <1>; 170*4882a593Smuzhiyun #size-cells = <1>; 171*4882a593Smuzhiyun ranges; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun sram_c: sram@1d00000 { 174*4882a593Smuzhiyun compatible = "mmio-sram"; 175*4882a593Smuzhiyun reg = <0x01d00000 0x80000>; 176*4882a593Smuzhiyun #address-cells = <1>; 177*4882a593Smuzhiyun #size-cells = <1>; 178*4882a593Smuzhiyun ranges = <0 0x01d00000 0x80000>; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun ve_sram: sram-section@0 { 181*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-sram-c1", 182*4882a593Smuzhiyun "allwinner,sun4i-a10-sram-c1"; 183*4882a593Smuzhiyun reg = <0x000000 0x80000>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun video-codec@1c0e000 { 189*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-video-engine"; 190*4882a593Smuzhiyun reg = <0x01c0e000 0x1000>; 191*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>, 192*4882a593Smuzhiyun <&ccu CLK_DRAM_VE>; 193*4882a593Smuzhiyun clock-names = "ahb", "mod", "ram"; 194*4882a593Smuzhiyun resets = <&ccu RST_BUS_VE>; 195*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 196*4882a593Smuzhiyun allwinner,sram = <&ve_sram 1>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun crypto: crypto@1c15000 { 200*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-crypto"; 201*4882a593Smuzhiyun reg = <0x01c15000 0x1000>; 202*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 203*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>; 204*4882a593Smuzhiyun clock-names = "bus", "mod"; 205*4882a593Smuzhiyun resets = <&ccu RST_BUS_CE>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun mali: gpu@1c40000 { 209*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-mali", "arm,mali-400"; 210*4882a593Smuzhiyun reg = <0x01c40000 0x10000>; 211*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 212*4882a593Smuzhiyun <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 213*4882a593Smuzhiyun <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 214*4882a593Smuzhiyun <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 215*4882a593Smuzhiyun <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 216*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 217*4882a593Smuzhiyun <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 218*4882a593Smuzhiyun interrupt-names = "gp", 219*4882a593Smuzhiyun "gpmmu", 220*4882a593Smuzhiyun "pp0", 221*4882a593Smuzhiyun "ppmmu0", 222*4882a593Smuzhiyun "pp1", 223*4882a593Smuzhiyun "ppmmu1", 224*4882a593Smuzhiyun "pmu"; 225*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>; 226*4882a593Smuzhiyun clock-names = "bus", "core"; 227*4882a593Smuzhiyun resets = <&ccu RST_BUS_GPU>; 228*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun ths: thermal-sensor@1c25000 { 232*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ths"; 233*4882a593Smuzhiyun reg = <0x01c25000 0x400>; 234*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 235*4882a593Smuzhiyun resets = <&ccu RST_BUS_THS>; 236*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_THS>, <&ccu CLK_THS>; 237*4882a593Smuzhiyun clock-names = "bus", "mod"; 238*4882a593Smuzhiyun nvmem-cells = <&ths_calibration>; 239*4882a593Smuzhiyun nvmem-cell-names = "calibration"; 240*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun thermal-zones { 245*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 246*4882a593Smuzhiyun polling-delay-passive = <0>; 247*4882a593Smuzhiyun polling-delay = <0>; 248*4882a593Smuzhiyun thermal-sensors = <&ths 0>; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun trips { 251*4882a593Smuzhiyun cpu_hot_trip: cpu-hot { 252*4882a593Smuzhiyun temperature = <80000>; 253*4882a593Smuzhiyun hysteresis = <2000>; 254*4882a593Smuzhiyun type = "passive"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun cpu_very_hot_trip: cpu-very-hot { 258*4882a593Smuzhiyun temperature = <100000>; 259*4882a593Smuzhiyun hysteresis = <0>; 260*4882a593Smuzhiyun type = "critical"; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun cooling-maps { 265*4882a593Smuzhiyun cpu-hot-limit { 266*4882a593Smuzhiyun trip = <&cpu_hot_trip>; 267*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 268*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 269*4882a593Smuzhiyun <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 270*4882a593Smuzhiyun <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun}; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun&ccu { 278*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ccu"; 279*4882a593Smuzhiyun}; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun&display_clocks { 282*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-de2-clk"; 283*4882a593Smuzhiyun}; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun&mmc0 { 286*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 287*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC0>, 288*4882a593Smuzhiyun <&ccu CLK_MMC0>, 289*4882a593Smuzhiyun <&ccu CLK_MMC0_OUTPUT>, 290*4882a593Smuzhiyun <&ccu CLK_MMC0_SAMPLE>; 291*4882a593Smuzhiyun clock-names = "ahb", 292*4882a593Smuzhiyun "mmc", 293*4882a593Smuzhiyun "output", 294*4882a593Smuzhiyun "sample"; 295*4882a593Smuzhiyun}; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun&mmc1 { 298*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 299*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC1>, 300*4882a593Smuzhiyun <&ccu CLK_MMC1>, 301*4882a593Smuzhiyun <&ccu CLK_MMC1_OUTPUT>, 302*4882a593Smuzhiyun <&ccu CLK_MMC1_SAMPLE>; 303*4882a593Smuzhiyun clock-names = "ahb", 304*4882a593Smuzhiyun "mmc", 305*4882a593Smuzhiyun "output", 306*4882a593Smuzhiyun "sample"; 307*4882a593Smuzhiyun}; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun&mmc2 { 310*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 311*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC2>, 312*4882a593Smuzhiyun <&ccu CLK_MMC2>, 313*4882a593Smuzhiyun <&ccu CLK_MMC2_OUTPUT>, 314*4882a593Smuzhiyun <&ccu CLK_MMC2_SAMPLE>; 315*4882a593Smuzhiyun clock-names = "ahb", 316*4882a593Smuzhiyun "mmc", 317*4882a593Smuzhiyun "output", 318*4882a593Smuzhiyun "sample"; 319*4882a593Smuzhiyun}; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun&pio { 322*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-pinctrl"; 323*4882a593Smuzhiyun}; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun&rtc { 326*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-rtc"; 327*4882a593Smuzhiyun}; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun&sid { 330*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-sid"; 331*4882a593Smuzhiyun}; 332