xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/sun8i-a83t.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2015 Vishnu Patekar
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Vishnu Patekar <vishnupatekar0510@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-a83t-ccu.h>
48*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-de2.h>
49*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-r-ccu.h>
50*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-a83t-ccu.h>
51*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-de2.h>
52*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-r-ccu.h>
53*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun/ {
56*4882a593Smuzhiyun	interrupt-parent = <&gic>;
57*4882a593Smuzhiyun	#address-cells = <1>;
58*4882a593Smuzhiyun	#size-cells = <1>;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	cpus {
61*4882a593Smuzhiyun		#address-cells = <1>;
62*4882a593Smuzhiyun		#size-cells = <0>;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		cpu0: cpu@0 {
65*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
66*4882a593Smuzhiyun			device_type = "cpu";
67*4882a593Smuzhiyun			clocks = <&ccu CLK_C0CPUX>;
68*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
69*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
70*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
71*4882a593Smuzhiyun			reg = <0>;
72*4882a593Smuzhiyun			#cooling-cells = <2>;
73*4882a593Smuzhiyun		};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		cpu1: cpu@1 {
76*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
77*4882a593Smuzhiyun			device_type = "cpu";
78*4882a593Smuzhiyun			clocks = <&ccu CLK_C0CPUX>;
79*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
80*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
81*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
82*4882a593Smuzhiyun			reg = <1>;
83*4882a593Smuzhiyun			#cooling-cells = <2>;
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		cpu2: cpu@2 {
87*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
88*4882a593Smuzhiyun			device_type = "cpu";
89*4882a593Smuzhiyun			clocks = <&ccu CLK_C0CPUX>;
90*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
91*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
92*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
93*4882a593Smuzhiyun			reg = <2>;
94*4882a593Smuzhiyun			#cooling-cells = <2>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		cpu3: cpu@3 {
98*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
99*4882a593Smuzhiyun			device_type = "cpu";
100*4882a593Smuzhiyun			clocks = <&ccu CLK_C0CPUX>;
101*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
102*4882a593Smuzhiyun			cci-control-port = <&cci_control0>;
103*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
104*4882a593Smuzhiyun			reg = <3>;
105*4882a593Smuzhiyun			#cooling-cells = <2>;
106*4882a593Smuzhiyun		};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun		cpu100: cpu@100 {
109*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
110*4882a593Smuzhiyun			device_type = "cpu";
111*4882a593Smuzhiyun			clocks = <&ccu CLK_C1CPUX>;
112*4882a593Smuzhiyun			operating-points-v2 = <&cpu1_opp_table>;
113*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
114*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
115*4882a593Smuzhiyun			reg = <0x100>;
116*4882a593Smuzhiyun			#cooling-cells = <2>;
117*4882a593Smuzhiyun		};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun		cpu101: cpu@101 {
120*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
121*4882a593Smuzhiyun			device_type = "cpu";
122*4882a593Smuzhiyun			clocks = <&ccu CLK_C1CPUX>;
123*4882a593Smuzhiyun			operating-points-v2 = <&cpu1_opp_table>;
124*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
125*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
126*4882a593Smuzhiyun			reg = <0x101>;
127*4882a593Smuzhiyun			#cooling-cells = <2>;
128*4882a593Smuzhiyun		};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun		cpu102: cpu@102 {
131*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
132*4882a593Smuzhiyun			device_type = "cpu";
133*4882a593Smuzhiyun			clocks = <&ccu CLK_C1CPUX>;
134*4882a593Smuzhiyun			operating-points-v2 = <&cpu1_opp_table>;
135*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
136*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
137*4882a593Smuzhiyun			reg = <0x102>;
138*4882a593Smuzhiyun			#cooling-cells = <2>;
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		cpu103: cpu@103 {
142*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
143*4882a593Smuzhiyun			device_type = "cpu";
144*4882a593Smuzhiyun			clocks = <&ccu CLK_C1CPUX>;
145*4882a593Smuzhiyun			operating-points-v2 = <&cpu1_opp_table>;
146*4882a593Smuzhiyun			cci-control-port = <&cci_control1>;
147*4882a593Smuzhiyun			enable-method = "allwinner,sun8i-a83t-smp";
148*4882a593Smuzhiyun			reg = <0x103>;
149*4882a593Smuzhiyun			#cooling-cells = <2>;
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun	};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun	timer {
154*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
155*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
156*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
157*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
158*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
159*4882a593Smuzhiyun	};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun	clocks {
162*4882a593Smuzhiyun		#address-cells = <1>;
163*4882a593Smuzhiyun		#size-cells = <1>;
164*4882a593Smuzhiyun		ranges;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun		/* TODO: PRCM block has a mux for this. */
167*4882a593Smuzhiyun		osc24M: osc24M_clk {
168*4882a593Smuzhiyun			#clock-cells = <0>;
169*4882a593Smuzhiyun			compatible = "fixed-clock";
170*4882a593Smuzhiyun			clock-frequency = <24000000>;
171*4882a593Smuzhiyun			clock-accuracy = <50000>;
172*4882a593Smuzhiyun			clock-output-names = "osc24M";
173*4882a593Smuzhiyun		};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun		/*
176*4882a593Smuzhiyun		 * This is called "internal OSC" in some places.
177*4882a593Smuzhiyun		 * It is an internal RC-based oscillator.
178*4882a593Smuzhiyun		 * TODO: Its controls are in the PRCM block.
179*4882a593Smuzhiyun		 */
180*4882a593Smuzhiyun		osc16M: osc16M_clk {
181*4882a593Smuzhiyun			#clock-cells = <0>;
182*4882a593Smuzhiyun			compatible = "fixed-clock";
183*4882a593Smuzhiyun			clock-frequency = <16000000>;
184*4882a593Smuzhiyun			clock-output-names = "osc16M";
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun		osc16Md512: osc16Md512_clk {
188*4882a593Smuzhiyun			#clock-cells = <0>;
189*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
190*4882a593Smuzhiyun			clock-div = <512>;
191*4882a593Smuzhiyun			clock-mult = <1>;
192*4882a593Smuzhiyun			clocks = <&osc16M>;
193*4882a593Smuzhiyun			clock-output-names = "osc16M-d512";
194*4882a593Smuzhiyun		};
195*4882a593Smuzhiyun	};
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun	de: display-engine {
198*4882a593Smuzhiyun		compatible = "allwinner,sun8i-a83t-display-engine";
199*4882a593Smuzhiyun		allwinner,pipelines = <&mixer0>, <&mixer1>;
200*4882a593Smuzhiyun		status = "disabled";
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	cpu0_opp_table: opp-table-cluster0 {
204*4882a593Smuzhiyun		compatible = "operating-points-v2";
205*4882a593Smuzhiyun		opp-shared;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		opp-480000000 {
208*4882a593Smuzhiyun			opp-hz = /bits/ 64 <480000000>;
209*4882a593Smuzhiyun			opp-microvolt = <840000>;
210*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		opp-600000000 {
214*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
215*4882a593Smuzhiyun			opp-microvolt = <840000>;
216*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
217*4882a593Smuzhiyun		};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun		opp-720000000 {
220*4882a593Smuzhiyun			opp-hz = /bits/ 64 <720000000>;
221*4882a593Smuzhiyun			opp-microvolt = <840000>;
222*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		opp-864000000 {
226*4882a593Smuzhiyun			opp-hz = /bits/ 64 <864000000>;
227*4882a593Smuzhiyun			opp-microvolt = <840000>;
228*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
229*4882a593Smuzhiyun		};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun		opp-912000000 {
232*4882a593Smuzhiyun			opp-hz = /bits/ 64 <912000000>;
233*4882a593Smuzhiyun			opp-microvolt = <840000>;
234*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun		opp-1008000000 {
238*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
239*4882a593Smuzhiyun			opp-microvolt = <840000>;
240*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
241*4882a593Smuzhiyun		};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun		opp-1128000000 {
244*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1128000000>;
245*4882a593Smuzhiyun			opp-microvolt = <840000>;
246*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
247*4882a593Smuzhiyun		};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun		opp-1200000000 {
250*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
251*4882a593Smuzhiyun			opp-microvolt = <840000>;
252*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun	};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun	cpu1_opp_table: opp-table-cluster1 {
257*4882a593Smuzhiyun		compatible = "operating-points-v2";
258*4882a593Smuzhiyun		opp-shared;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun		opp-480000000 {
261*4882a593Smuzhiyun			opp-hz = /bits/ 64 <480000000>;
262*4882a593Smuzhiyun			opp-microvolt = <840000>;
263*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
264*4882a593Smuzhiyun		};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun		opp-600000000 {
267*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
268*4882a593Smuzhiyun			opp-microvolt = <840000>;
269*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
270*4882a593Smuzhiyun		};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun		opp-720000000 {
273*4882a593Smuzhiyun			opp-hz = /bits/ 64 <720000000>;
274*4882a593Smuzhiyun			opp-microvolt = <840000>;
275*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
276*4882a593Smuzhiyun		};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun		opp-864000000 {
279*4882a593Smuzhiyun			opp-hz = /bits/ 64 <864000000>;
280*4882a593Smuzhiyun			opp-microvolt = <840000>;
281*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
282*4882a593Smuzhiyun		};
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun		opp-912000000 {
285*4882a593Smuzhiyun			opp-hz = /bits/ 64 <912000000>;
286*4882a593Smuzhiyun			opp-microvolt = <840000>;
287*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
288*4882a593Smuzhiyun		};
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun		opp-1008000000 {
291*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
292*4882a593Smuzhiyun			opp-microvolt = <840000>;
293*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
294*4882a593Smuzhiyun		};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun		opp-1128000000 {
297*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1128000000>;
298*4882a593Smuzhiyun			opp-microvolt = <840000>;
299*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
300*4882a593Smuzhiyun		};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun		opp-1200000000 {
303*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
304*4882a593Smuzhiyun			opp-microvolt = <840000>;
305*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
306*4882a593Smuzhiyun		};
307*4882a593Smuzhiyun	};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun	soc {
310*4882a593Smuzhiyun		compatible = "simple-bus";
311*4882a593Smuzhiyun		#address-cells = <1>;
312*4882a593Smuzhiyun		#size-cells = <1>;
313*4882a593Smuzhiyun		ranges;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun		display_clocks: clock@1000000 {
316*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-de2-clk";
317*4882a593Smuzhiyun			reg = <0x01000000 0x10000>;
318*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_DE>,
319*4882a593Smuzhiyun				 <&ccu CLK_PLL_DE>;
320*4882a593Smuzhiyun			clock-names = "bus",
321*4882a593Smuzhiyun				      "mod";
322*4882a593Smuzhiyun			resets = <&ccu RST_BUS_DE>;
323*4882a593Smuzhiyun			#clock-cells = <1>;
324*4882a593Smuzhiyun			#reset-cells = <1>;
325*4882a593Smuzhiyun		};
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun		rotate: rotate@1020000 {
328*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-de2-rotate";
329*4882a593Smuzhiyun			reg = <0x1020000 0x10000>;
330*4882a593Smuzhiyun			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
331*4882a593Smuzhiyun			clocks = <&display_clocks CLK_BUS_ROT>,
332*4882a593Smuzhiyun				 <&display_clocks CLK_ROT>;
333*4882a593Smuzhiyun			clock-names = "bus",
334*4882a593Smuzhiyun				      "mod";
335*4882a593Smuzhiyun			resets = <&display_clocks RST_ROT>;
336*4882a593Smuzhiyun		};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun		mixer0: mixer@1100000 {
339*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-de2-mixer-0";
340*4882a593Smuzhiyun			reg = <0x01100000 0x100000>;
341*4882a593Smuzhiyun			clocks = <&display_clocks CLK_BUS_MIXER0>,
342*4882a593Smuzhiyun				 <&display_clocks CLK_MIXER0>;
343*4882a593Smuzhiyun			clock-names = "bus",
344*4882a593Smuzhiyun				      "mod";
345*4882a593Smuzhiyun			resets = <&display_clocks RST_MIXER0>;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun			ports {
348*4882a593Smuzhiyun				#address-cells = <1>;
349*4882a593Smuzhiyun				#size-cells = <0>;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun				mixer0_out: port@1 {
352*4882a593Smuzhiyun					#address-cells = <1>;
353*4882a593Smuzhiyun					#size-cells = <0>;
354*4882a593Smuzhiyun					reg = <1>;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun					mixer0_out_tcon0: endpoint@0 {
357*4882a593Smuzhiyun						reg = <0>;
358*4882a593Smuzhiyun						remote-endpoint = <&tcon0_in_mixer0>;
359*4882a593Smuzhiyun					};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun					mixer0_out_tcon1: endpoint@1 {
362*4882a593Smuzhiyun						reg = <1>;
363*4882a593Smuzhiyun						remote-endpoint = <&tcon1_in_mixer0>;
364*4882a593Smuzhiyun					};
365*4882a593Smuzhiyun				};
366*4882a593Smuzhiyun			};
367*4882a593Smuzhiyun		};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun		mixer1: mixer@1200000 {
370*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-de2-mixer-1";
371*4882a593Smuzhiyun			reg = <0x01200000 0x100000>;
372*4882a593Smuzhiyun			clocks = <&display_clocks CLK_BUS_MIXER1>,
373*4882a593Smuzhiyun				 <&display_clocks CLK_MIXER1>;
374*4882a593Smuzhiyun			clock-names = "bus",
375*4882a593Smuzhiyun				      "mod";
376*4882a593Smuzhiyun			resets = <&display_clocks RST_WB>;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun			ports {
379*4882a593Smuzhiyun				#address-cells = <1>;
380*4882a593Smuzhiyun				#size-cells = <0>;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun				mixer1_out: port@1 {
383*4882a593Smuzhiyun					#address-cells = <1>;
384*4882a593Smuzhiyun					#size-cells = <0>;
385*4882a593Smuzhiyun					reg = <1>;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun					mixer1_out_tcon0: endpoint@0 {
388*4882a593Smuzhiyun						reg = <0>;
389*4882a593Smuzhiyun						remote-endpoint = <&tcon0_in_mixer1>;
390*4882a593Smuzhiyun					};
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun					mixer1_out_tcon1: endpoint@1 {
393*4882a593Smuzhiyun						reg = <1>;
394*4882a593Smuzhiyun						remote-endpoint = <&tcon1_in_mixer1>;
395*4882a593Smuzhiyun					};
396*4882a593Smuzhiyun				};
397*4882a593Smuzhiyun			};
398*4882a593Smuzhiyun		};
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun		cpucfg@1700000 {
401*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-cpucfg";
402*4882a593Smuzhiyun			reg = <0x01700000 0x400>;
403*4882a593Smuzhiyun		};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		cci@1790000 {
406*4882a593Smuzhiyun			compatible = "arm,cci-400";
407*4882a593Smuzhiyun			#address-cells = <1>;
408*4882a593Smuzhiyun			#size-cells = <1>;
409*4882a593Smuzhiyun			reg = <0x01790000 0x10000>;
410*4882a593Smuzhiyun			ranges = <0x0 0x01790000 0x10000>;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun			cci_control0: slave-if@4000 {
413*4882a593Smuzhiyun				compatible = "arm,cci-400-ctrl-if";
414*4882a593Smuzhiyun				interface-type = "ace";
415*4882a593Smuzhiyun				reg = <0x4000 0x1000>;
416*4882a593Smuzhiyun			};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun			cci_control1: slave-if@5000 {
419*4882a593Smuzhiyun				compatible = "arm,cci-400-ctrl-if";
420*4882a593Smuzhiyun				interface-type = "ace";
421*4882a593Smuzhiyun				reg = <0x5000 0x1000>;
422*4882a593Smuzhiyun			};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun			pmu@9000 {
425*4882a593Smuzhiyun				compatible = "arm,cci-400-pmu,r1";
426*4882a593Smuzhiyun				reg = <0x9000 0x5000>;
427*4882a593Smuzhiyun				interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
428*4882a593Smuzhiyun					     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
429*4882a593Smuzhiyun					     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
430*4882a593Smuzhiyun					     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
431*4882a593Smuzhiyun					     <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
432*4882a593Smuzhiyun					     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
433*4882a593Smuzhiyun					     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
434*4882a593Smuzhiyun					     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
435*4882a593Smuzhiyun			};
436*4882a593Smuzhiyun		};
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun		syscon: syscon@1c00000 {
439*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-system-controller",
440*4882a593Smuzhiyun				"syscon";
441*4882a593Smuzhiyun			reg = <0x01c00000 0x1000>;
442*4882a593Smuzhiyun		};
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun		dma: dma-controller@1c02000 {
445*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-dma";
446*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
447*4882a593Smuzhiyun			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
448*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_DMA>;
449*4882a593Smuzhiyun			resets = <&ccu RST_BUS_DMA>;
450*4882a593Smuzhiyun			#dma-cells = <1>;
451*4882a593Smuzhiyun		};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun		tcon0: lcd-controller@1c0c000 {
454*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-tcon-lcd";
455*4882a593Smuzhiyun			reg = <0x01c0c000 0x1000>;
456*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
457*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
458*4882a593Smuzhiyun			clock-names = "ahb", "tcon-ch0";
459*4882a593Smuzhiyun			clock-output-names = "tcon-pixel-clock";
460*4882a593Smuzhiyun			#clock-cells = <0>;
461*4882a593Smuzhiyun			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
462*4882a593Smuzhiyun			reset-names = "lcd", "lvds";
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun			ports {
465*4882a593Smuzhiyun				#address-cells = <1>;
466*4882a593Smuzhiyun				#size-cells = <0>;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun				tcon0_in: port@0 {
469*4882a593Smuzhiyun					#address-cells = <1>;
470*4882a593Smuzhiyun					#size-cells = <0>;
471*4882a593Smuzhiyun					reg = <0>;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun					tcon0_in_mixer0: endpoint@0 {
474*4882a593Smuzhiyun						reg = <0>;
475*4882a593Smuzhiyun						remote-endpoint = <&mixer0_out_tcon0>;
476*4882a593Smuzhiyun					};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun					tcon0_in_mixer1: endpoint@1 {
479*4882a593Smuzhiyun						reg = <1>;
480*4882a593Smuzhiyun						remote-endpoint = <&mixer1_out_tcon0>;
481*4882a593Smuzhiyun					};
482*4882a593Smuzhiyun				};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun				tcon0_out: port@1 {
485*4882a593Smuzhiyun					reg = <1>;
486*4882a593Smuzhiyun				};
487*4882a593Smuzhiyun			};
488*4882a593Smuzhiyun		};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun		tcon1: lcd-controller@1c0d000 {
491*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-tcon-tv";
492*4882a593Smuzhiyun			reg = <0x01c0d000 0x1000>;
493*4882a593Smuzhiyun			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
494*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
495*4882a593Smuzhiyun			clock-names = "ahb", "tcon-ch1";
496*4882a593Smuzhiyun			resets = <&ccu RST_BUS_TCON1>;
497*4882a593Smuzhiyun			reset-names = "lcd";
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun			ports {
500*4882a593Smuzhiyun				#address-cells = <1>;
501*4882a593Smuzhiyun				#size-cells = <0>;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun				tcon1_in: port@0 {
504*4882a593Smuzhiyun					#address-cells = <1>;
505*4882a593Smuzhiyun					#size-cells = <0>;
506*4882a593Smuzhiyun					reg = <0>;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun					tcon1_in_mixer0: endpoint@0 {
509*4882a593Smuzhiyun						reg = <0>;
510*4882a593Smuzhiyun						remote-endpoint = <&mixer0_out_tcon1>;
511*4882a593Smuzhiyun					};
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun					tcon1_in_mixer1: endpoint@1 {
514*4882a593Smuzhiyun						reg = <1>;
515*4882a593Smuzhiyun						remote-endpoint = <&mixer1_out_tcon1>;
516*4882a593Smuzhiyun					};
517*4882a593Smuzhiyun				};
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun				tcon1_out: port@1 {
520*4882a593Smuzhiyun					#address-cells = <1>;
521*4882a593Smuzhiyun					#size-cells = <0>;
522*4882a593Smuzhiyun					reg = <1>;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun					tcon1_out_hdmi: endpoint@1 {
525*4882a593Smuzhiyun						reg = <1>;
526*4882a593Smuzhiyun						remote-endpoint = <&hdmi_in_tcon1>;
527*4882a593Smuzhiyun					};
528*4882a593Smuzhiyun				};
529*4882a593Smuzhiyun			};
530*4882a593Smuzhiyun		};
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun		mmc0: mmc@1c0f000 {
533*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-mmc",
534*4882a593Smuzhiyun				     "allwinner,sun7i-a20-mmc";
535*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
536*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC0>,
537*4882a593Smuzhiyun				 <&ccu CLK_MMC0>,
538*4882a593Smuzhiyun				 <&ccu CLK_MMC0_OUTPUT>,
539*4882a593Smuzhiyun				 <&ccu CLK_MMC0_SAMPLE>;
540*4882a593Smuzhiyun			clock-names = "ahb",
541*4882a593Smuzhiyun				      "mmc",
542*4882a593Smuzhiyun				      "output",
543*4882a593Smuzhiyun				      "sample";
544*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC0>;
545*4882a593Smuzhiyun			reset-names = "ahb";
546*4882a593Smuzhiyun			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
547*4882a593Smuzhiyun			status = "disabled";
548*4882a593Smuzhiyun			#address-cells = <1>;
549*4882a593Smuzhiyun			#size-cells = <0>;
550*4882a593Smuzhiyun		};
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun		mmc1: mmc@1c10000 {
553*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-mmc",
554*4882a593Smuzhiyun				     "allwinner,sun7i-a20-mmc";
555*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
556*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC1>,
557*4882a593Smuzhiyun				 <&ccu CLK_MMC1>,
558*4882a593Smuzhiyun				 <&ccu CLK_MMC1_OUTPUT>,
559*4882a593Smuzhiyun				 <&ccu CLK_MMC1_SAMPLE>;
560*4882a593Smuzhiyun			clock-names = "ahb",
561*4882a593Smuzhiyun				      "mmc",
562*4882a593Smuzhiyun				      "output",
563*4882a593Smuzhiyun				      "sample";
564*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC1>;
565*4882a593Smuzhiyun			reset-names = "ahb";
566*4882a593Smuzhiyun			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
567*4882a593Smuzhiyun			pinctrl-names = "default";
568*4882a593Smuzhiyun			pinctrl-0 = <&mmc1_pins>;
569*4882a593Smuzhiyun			status = "disabled";
570*4882a593Smuzhiyun			#address-cells = <1>;
571*4882a593Smuzhiyun			#size-cells = <0>;
572*4882a593Smuzhiyun		};
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun		mmc2: mmc@1c11000 {
575*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-emmc";
576*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
577*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC2>,
578*4882a593Smuzhiyun				 <&ccu CLK_MMC2>,
579*4882a593Smuzhiyun				 <&ccu CLK_MMC2_OUTPUT>,
580*4882a593Smuzhiyun				 <&ccu CLK_MMC2_SAMPLE>;
581*4882a593Smuzhiyun			clock-names = "ahb",
582*4882a593Smuzhiyun				      "mmc",
583*4882a593Smuzhiyun				      "output",
584*4882a593Smuzhiyun				      "sample";
585*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC2>;
586*4882a593Smuzhiyun			reset-names = "ahb";
587*4882a593Smuzhiyun			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
588*4882a593Smuzhiyun			status = "disabled";
589*4882a593Smuzhiyun			#address-cells = <1>;
590*4882a593Smuzhiyun			#size-cells = <0>;
591*4882a593Smuzhiyun		};
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun		sid: eeprom@1c14000 {
594*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-sid";
595*4882a593Smuzhiyun			reg = <0x1c14000 0x400>;
596*4882a593Smuzhiyun			#address-cells = <1>;
597*4882a593Smuzhiyun			#size-cells = <1>;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun			ths_calibration: thermal-sensor-calibration@34 {
600*4882a593Smuzhiyun				reg = <0x34 8>;
601*4882a593Smuzhiyun			};
602*4882a593Smuzhiyun		};
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun		crypto: crypto@1c15000 {
605*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-crypto";
606*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
607*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
608*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SS>;
609*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SS>, <&ccu CLK_SS>;
610*4882a593Smuzhiyun			clock-names = "bus", "mod";
611*4882a593Smuzhiyun		};
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun		msgbox: mailbox@1c17000 {
614*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-msgbox",
615*4882a593Smuzhiyun				     "allwinner,sun6i-a31-msgbox";
616*4882a593Smuzhiyun			reg = <0x01c17000 0x1000>;
617*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MSGBOX>;
618*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MSGBOX>;
619*4882a593Smuzhiyun			interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
620*4882a593Smuzhiyun			#mbox-cells = <1>;
621*4882a593Smuzhiyun		};
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun		usb_otg: usb@1c19000 {
624*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-musb",
625*4882a593Smuzhiyun				     "allwinner,sun8i-a33-musb";
626*4882a593Smuzhiyun			reg = <0x01c19000 0x0400>;
627*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OTG>;
628*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OTG>;
629*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
630*4882a593Smuzhiyun			interrupt-names = "mc";
631*4882a593Smuzhiyun			phys = <&usbphy 0>;
632*4882a593Smuzhiyun			phy-names = "usb";
633*4882a593Smuzhiyun			extcon = <&usbphy 0>;
634*4882a593Smuzhiyun			dr_mode = "otg";
635*4882a593Smuzhiyun			status = "disabled";
636*4882a593Smuzhiyun		};
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun		usbphy: phy@1c19400 {
639*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-usb-phy";
640*4882a593Smuzhiyun			reg = <0x01c19400 0x10>,
641*4882a593Smuzhiyun			      <0x01c1a800 0x14>,
642*4882a593Smuzhiyun			      <0x01c1b800 0x14>;
643*4882a593Smuzhiyun			reg-names = "phy_ctrl",
644*4882a593Smuzhiyun				    "pmu1",
645*4882a593Smuzhiyun				    "pmu2";
646*4882a593Smuzhiyun			clocks = <&ccu CLK_USB_PHY0>,
647*4882a593Smuzhiyun				 <&ccu CLK_USB_PHY1>,
648*4882a593Smuzhiyun				 <&ccu CLK_USB_HSIC>,
649*4882a593Smuzhiyun				 <&ccu CLK_USB_HSIC_12M>;
650*4882a593Smuzhiyun			clock-names = "usb0_phy",
651*4882a593Smuzhiyun				      "usb1_phy",
652*4882a593Smuzhiyun				      "usb2_phy",
653*4882a593Smuzhiyun				      "usb2_hsic_12M";
654*4882a593Smuzhiyun			resets = <&ccu RST_USB_PHY0>,
655*4882a593Smuzhiyun				 <&ccu RST_USB_PHY1>,
656*4882a593Smuzhiyun				 <&ccu RST_USB_HSIC>;
657*4882a593Smuzhiyun			reset-names = "usb0_reset",
658*4882a593Smuzhiyun				      "usb1_reset",
659*4882a593Smuzhiyun				      "usb2_reset";
660*4882a593Smuzhiyun			status = "disabled";
661*4882a593Smuzhiyun			#phy-cells = <1>;
662*4882a593Smuzhiyun		};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		ehci0: usb@1c1a000 {
665*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-ehci",
666*4882a593Smuzhiyun				     "generic-ehci";
667*4882a593Smuzhiyun			reg = <0x01c1a000 0x100>;
668*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
669*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_EHCI0>;
670*4882a593Smuzhiyun			resets = <&ccu RST_BUS_EHCI0>;
671*4882a593Smuzhiyun			phys = <&usbphy 1>;
672*4882a593Smuzhiyun			phy-names = "usb";
673*4882a593Smuzhiyun			status = "disabled";
674*4882a593Smuzhiyun		};
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun		ohci0: usb@1c1a400 {
677*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-ohci",
678*4882a593Smuzhiyun				     "generic-ohci";
679*4882a593Smuzhiyun			reg = <0x01c1a400 0x100>;
680*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
681*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OHCI0>, <&ccu CLK_USB_OHCI0>;
682*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OHCI0>;
683*4882a593Smuzhiyun			phys = <&usbphy 1>;
684*4882a593Smuzhiyun			phy-names = "usb";
685*4882a593Smuzhiyun			status = "disabled";
686*4882a593Smuzhiyun		};
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun		ehci1: usb@1c1b000 {
689*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-ehci",
690*4882a593Smuzhiyun				     "generic-ehci";
691*4882a593Smuzhiyun			reg = <0x01c1b000 0x100>;
692*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
693*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_EHCI1>;
694*4882a593Smuzhiyun			resets = <&ccu RST_BUS_EHCI1>;
695*4882a593Smuzhiyun			phys = <&usbphy 2>;
696*4882a593Smuzhiyun			phy-names = "usb";
697*4882a593Smuzhiyun			status = "disabled";
698*4882a593Smuzhiyun		};
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun		ccu: clock@1c20000 {
701*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-ccu";
702*4882a593Smuzhiyun			reg = <0x01c20000 0x400>;
703*4882a593Smuzhiyun			clocks = <&osc24M>, <&osc16Md512>;
704*4882a593Smuzhiyun			clock-names = "hosc", "losc";
705*4882a593Smuzhiyun			#clock-cells = <1>;
706*4882a593Smuzhiyun			#reset-cells = <1>;
707*4882a593Smuzhiyun		};
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun		pio: pinctrl@1c20800 {
710*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-pinctrl";
711*4882a593Smuzhiyun			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
712*4882a593Smuzhiyun				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
713*4882a593Smuzhiyun				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
714*4882a593Smuzhiyun			reg = <0x01c20800 0x400>;
715*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&osc16Md512>;
716*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
717*4882a593Smuzhiyun			gpio-controller;
718*4882a593Smuzhiyun			interrupt-controller;
719*4882a593Smuzhiyun			#interrupt-cells = <3>;
720*4882a593Smuzhiyun			#gpio-cells = <3>;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun			/omit-if-no-ref/
723*4882a593Smuzhiyun			csi_8bit_parallel_pins: csi-8bit-parallel-pins {
724*4882a593Smuzhiyun				pins = "PE0", "PE2", "PE3", "PE6", "PE7",
725*4882a593Smuzhiyun				       "PE8", "PE9", "PE10", "PE11",
726*4882a593Smuzhiyun				       "PE12", "PE13";
727*4882a593Smuzhiyun				function = "csi";
728*4882a593Smuzhiyun			};
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun			/omit-if-no-ref/
731*4882a593Smuzhiyun			csi_mclk_pin: csi-mclk-pin {
732*4882a593Smuzhiyun				pins = "PE1";
733*4882a593Smuzhiyun				function = "csi";
734*4882a593Smuzhiyun			};
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun			emac_rgmii_pins: emac-rgmii-pins {
737*4882a593Smuzhiyun				pins = "PD2", "PD3", "PD4", "PD5", "PD6", "PD7",
738*4882a593Smuzhiyun				       "PD11", "PD12", "PD13", "PD14", "PD18",
739*4882a593Smuzhiyun				       "PD19", "PD21", "PD22", "PD23";
740*4882a593Smuzhiyun				function = "gmac";
741*4882a593Smuzhiyun				/*
742*4882a593Smuzhiyun				 * data lines in RGMII mode use DDR mode
743*4882a593Smuzhiyun				 * and need a higher signal drive strength
744*4882a593Smuzhiyun				 */
745*4882a593Smuzhiyun				drive-strength = <40>;
746*4882a593Smuzhiyun			};
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun			hdmi_pins: hdmi-pins {
749*4882a593Smuzhiyun				pins = "PH6", "PH7", "PH8";
750*4882a593Smuzhiyun				function = "hdmi";
751*4882a593Smuzhiyun			};
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun			i2c0_pins: i2c0-pins {
754*4882a593Smuzhiyun				pins = "PH0", "PH1";
755*4882a593Smuzhiyun				function = "i2c0";
756*4882a593Smuzhiyun			};
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun			i2c1_pins: i2c1-pins {
759*4882a593Smuzhiyun				pins = "PH2", "PH3";
760*4882a593Smuzhiyun				function = "i2c1";
761*4882a593Smuzhiyun			};
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun			/omit-if-no-ref/
764*4882a593Smuzhiyun			i2c2_pe_pins: i2c2-pe-pins {
765*4882a593Smuzhiyun				pins = "PE14", "PE15";
766*4882a593Smuzhiyun				function = "i2c2";
767*4882a593Smuzhiyun			};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun			i2c2_ph_pins: i2c2-ph-pins {
770*4882a593Smuzhiyun				pins = "PH4", "PH5";
771*4882a593Smuzhiyun				function = "i2c2";
772*4882a593Smuzhiyun			};
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun			i2s1_pins: i2s1-pins {
775*4882a593Smuzhiyun				/* I2S1 does not have external MCLK pin */
776*4882a593Smuzhiyun				pins = "PG10", "PG11", "PG12", "PG13";
777*4882a593Smuzhiyun				function = "i2s1";
778*4882a593Smuzhiyun			};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun			lcd_lvds_pins: lcd-lvds-pins {
781*4882a593Smuzhiyun				pins = "PD18", "PD19", "PD20", "PD21", "PD22",
782*4882a593Smuzhiyun				       "PD23", "PD24", "PD25", "PD26", "PD27";
783*4882a593Smuzhiyun				function = "lvds0";
784*4882a593Smuzhiyun			};
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun			mmc0_pins: mmc0-pins {
787*4882a593Smuzhiyun				pins = "PF0", "PF1", "PF2",
788*4882a593Smuzhiyun				       "PF3", "PF4", "PF5";
789*4882a593Smuzhiyun				function = "mmc0";
790*4882a593Smuzhiyun				drive-strength = <30>;
791*4882a593Smuzhiyun				bias-pull-up;
792*4882a593Smuzhiyun			};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun			mmc1_pins: mmc1-pins {
795*4882a593Smuzhiyun				pins = "PG0", "PG1", "PG2",
796*4882a593Smuzhiyun				       "PG3", "PG4", "PG5";
797*4882a593Smuzhiyun				function = "mmc1";
798*4882a593Smuzhiyun				drive-strength = <30>;
799*4882a593Smuzhiyun				bias-pull-up;
800*4882a593Smuzhiyun			};
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun			mmc2_8bit_emmc_pins: mmc2-8bit-emmc-pins {
803*4882a593Smuzhiyun				pins = "PC5", "PC6", "PC8", "PC9",
804*4882a593Smuzhiyun				       "PC10", "PC11", "PC12", "PC13",
805*4882a593Smuzhiyun				       "PC14", "PC15", "PC16";
806*4882a593Smuzhiyun				function = "mmc2";
807*4882a593Smuzhiyun				drive-strength = <30>;
808*4882a593Smuzhiyun				bias-pull-up;
809*4882a593Smuzhiyun			};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun			pwm_pin: pwm-pin {
812*4882a593Smuzhiyun				pins = "PD28";
813*4882a593Smuzhiyun				function = "pwm";
814*4882a593Smuzhiyun			};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun			spdif_tx_pin: spdif-tx-pin {
817*4882a593Smuzhiyun				pins = "PE18";
818*4882a593Smuzhiyun				function = "spdif";
819*4882a593Smuzhiyun			};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun			uart0_pb_pins: uart0-pb-pins {
822*4882a593Smuzhiyun				pins = "PB9", "PB10";
823*4882a593Smuzhiyun				function = "uart0";
824*4882a593Smuzhiyun			};
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun			uart0_pf_pins: uart0-pf-pins {
827*4882a593Smuzhiyun				pins = "PF2", "PF4";
828*4882a593Smuzhiyun				function = "uart0";
829*4882a593Smuzhiyun			};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun			uart1_pins: uart1-pins {
832*4882a593Smuzhiyun				pins = "PG6", "PG7";
833*4882a593Smuzhiyun				function = "uart1";
834*4882a593Smuzhiyun			};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun			uart1_rts_cts_pins: uart1-rts-cts-pins {
837*4882a593Smuzhiyun				pins = "PG8", "PG9";
838*4882a593Smuzhiyun				function = "uart1";
839*4882a593Smuzhiyun			};
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun			/omit-if-no-ref/
842*4882a593Smuzhiyun			uart2_pb_pins: uart2-pb-pins {
843*4882a593Smuzhiyun				pins = "PB0", "PB1";
844*4882a593Smuzhiyun				function = "uart2";
845*4882a593Smuzhiyun			};
846*4882a593Smuzhiyun		};
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun		timer@1c20c00 {
849*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a23-timer";
850*4882a593Smuzhiyun			reg = <0x01c20c00 0xa0>;
851*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
852*4882a593Smuzhiyun				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
853*4882a593Smuzhiyun			clocks = <&osc24M>;
854*4882a593Smuzhiyun		};
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun		watchdog@1c20ca0 {
857*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-wdt";
858*4882a593Smuzhiyun			reg = <0x01c20ca0 0x20>;
859*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
860*4882a593Smuzhiyun			clocks = <&osc24M>;
861*4882a593Smuzhiyun		};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun		spdif: spdif@1c21000 {
864*4882a593Smuzhiyun			#sound-dai-cells = <0>;
865*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-spdif",
866*4882a593Smuzhiyun				     "allwinner,sun8i-h3-spdif";
867*4882a593Smuzhiyun			reg = <0x01c21000 0x400>;
868*4882a593Smuzhiyun			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
869*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
870*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SPDIF>;
871*4882a593Smuzhiyun			clock-names = "apb", "spdif";
872*4882a593Smuzhiyun			dmas = <&dma 2>;
873*4882a593Smuzhiyun			dma-names = "tx";
874*4882a593Smuzhiyun			pinctrl-names = "default";
875*4882a593Smuzhiyun			pinctrl-0 = <&spdif_tx_pin>;
876*4882a593Smuzhiyun			status = "disabled";
877*4882a593Smuzhiyun		};
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun		i2s0: i2s@1c22000 {
880*4882a593Smuzhiyun			#sound-dai-cells = <0>;
881*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-i2s";
882*4882a593Smuzhiyun			reg = <0x01c22000 0x400>;
883*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
884*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
885*4882a593Smuzhiyun			clock-names = "apb", "mod";
886*4882a593Smuzhiyun			dmas = <&dma 3>, <&dma 3>;
887*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2S0>;
888*4882a593Smuzhiyun			dma-names = "rx", "tx";
889*4882a593Smuzhiyun			status = "disabled";
890*4882a593Smuzhiyun		};
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun		i2s1: i2s@1c22400 {
893*4882a593Smuzhiyun			#sound-dai-cells = <0>;
894*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-i2s";
895*4882a593Smuzhiyun			reg = <0x01c22400 0x400>;
896*4882a593Smuzhiyun			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
897*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
898*4882a593Smuzhiyun			clock-names = "apb", "mod";
899*4882a593Smuzhiyun			dmas = <&dma 4>, <&dma 4>;
900*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2S1>;
901*4882a593Smuzhiyun			dma-names = "rx", "tx";
902*4882a593Smuzhiyun			pinctrl-names = "default";
903*4882a593Smuzhiyun			pinctrl-0 = <&i2s1_pins>;
904*4882a593Smuzhiyun			status = "disabled";
905*4882a593Smuzhiyun		};
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun		i2s2: i2s@1c22800 {
908*4882a593Smuzhiyun			#sound-dai-cells = <0>;
909*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-i2s";
910*4882a593Smuzhiyun			reg = <0x01c22800 0x400>;
911*4882a593Smuzhiyun			interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
912*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2S2>, <&ccu CLK_I2S2>;
913*4882a593Smuzhiyun			clock-names = "apb", "mod";
914*4882a593Smuzhiyun			dmas = <&dma 27>;
915*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2S2>;
916*4882a593Smuzhiyun			dma-names = "tx";
917*4882a593Smuzhiyun			status = "disabled";
918*4882a593Smuzhiyun		};
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun		pwm: pwm@1c21400 {
921*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-pwm",
922*4882a593Smuzhiyun				     "allwinner,sun8i-h3-pwm";
923*4882a593Smuzhiyun			reg = <0x01c21400 0x400>;
924*4882a593Smuzhiyun			clocks = <&osc24M>;
925*4882a593Smuzhiyun			#pwm-cells = <3>;
926*4882a593Smuzhiyun			status = "disabled";
927*4882a593Smuzhiyun		};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun		uart0: serial@1c28000 {
930*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
931*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
932*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
933*4882a593Smuzhiyun			reg-shift = <2>;
934*4882a593Smuzhiyun			reg-io-width = <4>;
935*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART0>;
936*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART0>;
937*4882a593Smuzhiyun			status = "disabled";
938*4882a593Smuzhiyun		};
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun		uart1: serial@1c28400 {
941*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
942*4882a593Smuzhiyun			reg = <0x01c28400 0x400>;
943*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
944*4882a593Smuzhiyun			reg-shift = <2>;
945*4882a593Smuzhiyun			reg-io-width = <4>;
946*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART1>;
947*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART1>;
948*4882a593Smuzhiyun			status = "disabled";
949*4882a593Smuzhiyun		};
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun		uart2: serial@1c28800 {
952*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
953*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
954*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
955*4882a593Smuzhiyun			reg-shift = <2>;
956*4882a593Smuzhiyun			reg-io-width = <4>;
957*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART2>;
958*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART2>;
959*4882a593Smuzhiyun			status = "disabled";
960*4882a593Smuzhiyun		};
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun		uart3: serial@1c28c00 {
963*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
964*4882a593Smuzhiyun			reg = <0x01c28c00 0x400>;
965*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
966*4882a593Smuzhiyun			reg-shift = <2>;
967*4882a593Smuzhiyun			reg-io-width = <4>;
968*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART3>;
969*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART3>;
970*4882a593Smuzhiyun			status = "disabled";
971*4882a593Smuzhiyun		};
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun		uart4: serial@1c29000 {
974*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
975*4882a593Smuzhiyun			reg = <0x01c29000 0x400>;
976*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
977*4882a593Smuzhiyun			reg-shift = <2>;
978*4882a593Smuzhiyun			reg-io-width = <4>;
979*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART4>;
980*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART4>;
981*4882a593Smuzhiyun			status = "disabled";
982*4882a593Smuzhiyun		};
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun		i2c0: i2c@1c2ac00 {
985*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-i2c",
986*4882a593Smuzhiyun				     "allwinner,sun6i-a31-i2c";
987*4882a593Smuzhiyun			reg = <0x01c2ac00 0x400>;
988*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
989*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C0>;
990*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C0>;
991*4882a593Smuzhiyun			pinctrl-names = "default";
992*4882a593Smuzhiyun			pinctrl-0 = <&i2c0_pins>;
993*4882a593Smuzhiyun			status = "disabled";
994*4882a593Smuzhiyun			#address-cells = <1>;
995*4882a593Smuzhiyun			#size-cells = <0>;
996*4882a593Smuzhiyun		};
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun		i2c1: i2c@1c2b000 {
999*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-i2c",
1000*4882a593Smuzhiyun				     "allwinner,sun6i-a31-i2c";
1001*4882a593Smuzhiyun			reg = <0x01c2b000 0x400>;
1002*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1003*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C1>;
1004*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C1>;
1005*4882a593Smuzhiyun			pinctrl-names = "default";
1006*4882a593Smuzhiyun			pinctrl-0 = <&i2c1_pins>;
1007*4882a593Smuzhiyun			status = "disabled";
1008*4882a593Smuzhiyun			#address-cells = <1>;
1009*4882a593Smuzhiyun			#size-cells = <0>;
1010*4882a593Smuzhiyun		};
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun		i2c2: i2c@1c2b400 {
1013*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-i2c",
1014*4882a593Smuzhiyun				     "allwinner,sun6i-a31-i2c";
1015*4882a593Smuzhiyun			reg = <0x01c2b400 0x400>;
1016*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1017*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C2>;
1018*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C2>;
1019*4882a593Smuzhiyun			status = "disabled";
1020*4882a593Smuzhiyun			#address-cells = <1>;
1021*4882a593Smuzhiyun			#size-cells = <0>;
1022*4882a593Smuzhiyun		};
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun		emac: ethernet@1c30000 {
1025*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-emac";
1026*4882a593Smuzhiyun			syscon = <&syscon>;
1027*4882a593Smuzhiyun			reg = <0x01c30000 0x104>;
1028*4882a593Smuzhiyun			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
1029*4882a593Smuzhiyun			interrupt-names = "macirq";
1030*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_EMAC>;
1031*4882a593Smuzhiyun			clock-names = "stmmaceth";
1032*4882a593Smuzhiyun			resets = <&ccu RST_BUS_EMAC>;
1033*4882a593Smuzhiyun			reset-names = "stmmaceth";
1034*4882a593Smuzhiyun			status = "disabled";
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun			mdio: mdio {
1037*4882a593Smuzhiyun				compatible = "snps,dwmac-mdio";
1038*4882a593Smuzhiyun				#address-cells = <1>;
1039*4882a593Smuzhiyun				#size-cells = <0>;
1040*4882a593Smuzhiyun			};
1041*4882a593Smuzhiyun		};
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun		gic: interrupt-controller@1c81000 {
1044*4882a593Smuzhiyun			compatible = "arm,gic-400";
1045*4882a593Smuzhiyun			reg = <0x01c81000 0x1000>,
1046*4882a593Smuzhiyun			      <0x01c82000 0x2000>,
1047*4882a593Smuzhiyun			      <0x01c84000 0x2000>,
1048*4882a593Smuzhiyun			      <0x01c86000 0x2000>;
1049*4882a593Smuzhiyun			interrupt-controller;
1050*4882a593Smuzhiyun			#interrupt-cells = <3>;
1051*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
1052*4882a593Smuzhiyun		};
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun		csi: camera@1cb0000 {
1055*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-csi";
1056*4882a593Smuzhiyun			reg = <0x01cb0000 0x1000>;
1057*4882a593Smuzhiyun			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1058*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CSI>,
1059*4882a593Smuzhiyun				 <&ccu CLK_CSI_SCLK>,
1060*4882a593Smuzhiyun				 <&ccu CLK_DRAM_CSI>;
1061*4882a593Smuzhiyun			clock-names = "bus", "mod", "ram";
1062*4882a593Smuzhiyun			resets = <&ccu RST_BUS_CSI>;
1063*4882a593Smuzhiyun			status = "disabled";
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun			csi_in: port {
1066*4882a593Smuzhiyun			};
1067*4882a593Smuzhiyun		};
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun		hdmi: hdmi@1ee0000 {
1070*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-dw-hdmi";
1071*4882a593Smuzhiyun			reg = <0x01ee0000 0x10000>;
1072*4882a593Smuzhiyun			reg-io-width = <1>;
1073*4882a593Smuzhiyun			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1074*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_SLOW>,
1075*4882a593Smuzhiyun				 <&ccu CLK_HDMI>;
1076*4882a593Smuzhiyun			clock-names = "iahb", "isfr", "tmds";
1077*4882a593Smuzhiyun			resets = <&ccu RST_BUS_HDMI1>;
1078*4882a593Smuzhiyun			reset-names = "ctrl";
1079*4882a593Smuzhiyun			phys = <&hdmi_phy>;
1080*4882a593Smuzhiyun			phy-names = "phy";
1081*4882a593Smuzhiyun			pinctrl-names = "default";
1082*4882a593Smuzhiyun			pinctrl-0 = <&hdmi_pins>;
1083*4882a593Smuzhiyun			status = "disabled";
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun			ports {
1086*4882a593Smuzhiyun				#address-cells = <1>;
1087*4882a593Smuzhiyun				#size-cells = <0>;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun				hdmi_in: port@0 {
1090*4882a593Smuzhiyun					reg = <0>;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun					hdmi_in_tcon1: endpoint {
1093*4882a593Smuzhiyun						remote-endpoint = <&tcon1_out_hdmi>;
1094*4882a593Smuzhiyun					};
1095*4882a593Smuzhiyun				};
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun				hdmi_out: port@1 {
1098*4882a593Smuzhiyun					reg = <1>;
1099*4882a593Smuzhiyun				};
1100*4882a593Smuzhiyun			};
1101*4882a593Smuzhiyun		};
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun		hdmi_phy: hdmi-phy@1ef0000 {
1104*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-hdmi-phy";
1105*4882a593Smuzhiyun			reg = <0x01ef0000 0x10000>;
1106*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_SLOW>;
1107*4882a593Smuzhiyun			clock-names = "bus", "mod";
1108*4882a593Smuzhiyun			resets = <&ccu RST_BUS_HDMI0>;
1109*4882a593Smuzhiyun			reset-names = "phy";
1110*4882a593Smuzhiyun			#phy-cells = <0>;
1111*4882a593Smuzhiyun		};
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun		r_intc: interrupt-controller@1f00c00 {
1114*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-r-intc",
1115*4882a593Smuzhiyun				     "allwinner,sun6i-a31-r-intc";
1116*4882a593Smuzhiyun			interrupt-controller;
1117*4882a593Smuzhiyun			#interrupt-cells = <2>;
1118*4882a593Smuzhiyun			reg = <0x01f00c00 0x400>;
1119*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1120*4882a593Smuzhiyun		};
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun		r_ccu: clock@1f01400 {
1123*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-r-ccu";
1124*4882a593Smuzhiyun			reg = <0x01f01400 0x400>;
1125*4882a593Smuzhiyun			clocks = <&osc24M>, <&osc16Md512>, <&osc16M>,
1126*4882a593Smuzhiyun				 <&ccu CLK_PLL_PERIPH>;
1127*4882a593Smuzhiyun			clock-names = "hosc", "losc", "iosc", "pll-periph";
1128*4882a593Smuzhiyun			#clock-cells = <1>;
1129*4882a593Smuzhiyun			#reset-cells = <1>;
1130*4882a593Smuzhiyun		};
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun		r_cpucfg@1f01c00 {
1133*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-r-cpucfg";
1134*4882a593Smuzhiyun			reg = <0x1f01c00 0x400>;
1135*4882a593Smuzhiyun		};
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun		r_cir: ir@1f02000 {
1138*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-ir",
1139*4882a593Smuzhiyun				"allwinner,sun6i-a31-ir";
1140*4882a593Smuzhiyun			clocks = <&r_ccu CLK_APB0_IR>, <&r_ccu CLK_IR>;
1141*4882a593Smuzhiyun			clock-names = "apb", "ir";
1142*4882a593Smuzhiyun			resets = <&r_ccu RST_APB0_IR>;
1143*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1144*4882a593Smuzhiyun			reg = <0x01f02000 0x400>;
1145*4882a593Smuzhiyun			pinctrl-names = "default";
1146*4882a593Smuzhiyun			pinctrl-0 = <&r_cir_pin>;
1147*4882a593Smuzhiyun			status = "disabled";
1148*4882a593Smuzhiyun		};
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun		r_lradc: lradc@1f03c00 {
1151*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-r-lradc";
1152*4882a593Smuzhiyun			reg = <0x01f03c00 0x100>;
1153*4882a593Smuzhiyun			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
1154*4882a593Smuzhiyun			status = "disabled";
1155*4882a593Smuzhiyun		};
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun		r_pio: pinctrl@1f02c00 {
1158*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-r-pinctrl";
1159*4882a593Smuzhiyun			reg = <0x01f02c00 0x400>;
1160*4882a593Smuzhiyun			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1161*4882a593Smuzhiyun			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>,
1162*4882a593Smuzhiyun				 <&osc16Md512>;
1163*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
1164*4882a593Smuzhiyun			gpio-controller;
1165*4882a593Smuzhiyun			#gpio-cells = <3>;
1166*4882a593Smuzhiyun			interrupt-controller;
1167*4882a593Smuzhiyun			#interrupt-cells = <3>;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun			r_cir_pin: r-cir-pin {
1170*4882a593Smuzhiyun				pins = "PL12";
1171*4882a593Smuzhiyun				function = "s_cir_rx";
1172*4882a593Smuzhiyun			};
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun			r_rsb_pins: r-rsb-pins {
1175*4882a593Smuzhiyun				pins = "PL0", "PL1";
1176*4882a593Smuzhiyun				function = "s_rsb";
1177*4882a593Smuzhiyun				drive-strength = <20>;
1178*4882a593Smuzhiyun				bias-pull-up;
1179*4882a593Smuzhiyun			};
1180*4882a593Smuzhiyun		};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun		r_rsb: rsb@1f03400 {
1183*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-rsb",
1184*4882a593Smuzhiyun				     "allwinner,sun8i-a23-rsb";
1185*4882a593Smuzhiyun			reg = <0x01f03400 0x400>;
1186*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1187*4882a593Smuzhiyun			clocks = <&r_ccu CLK_APB0_RSB>;
1188*4882a593Smuzhiyun			clock-frequency = <3000000>;
1189*4882a593Smuzhiyun			resets = <&r_ccu RST_APB0_RSB>;
1190*4882a593Smuzhiyun			pinctrl-names = "default";
1191*4882a593Smuzhiyun			pinctrl-0 = <&r_rsb_pins>;
1192*4882a593Smuzhiyun			status = "disabled";
1193*4882a593Smuzhiyun			#address-cells = <1>;
1194*4882a593Smuzhiyun			#size-cells = <0>;
1195*4882a593Smuzhiyun		};
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun		ths: thermal-sensor@1f04000 {
1198*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a83t-ths";
1199*4882a593Smuzhiyun			reg = <0x01f04000 0x100>;
1200*4882a593Smuzhiyun			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1201*4882a593Smuzhiyun			nvmem-cells = <&ths_calibration>;
1202*4882a593Smuzhiyun			nvmem-cell-names = "calibration";
1203*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
1204*4882a593Smuzhiyun		};
1205*4882a593Smuzhiyun	};
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun	thermal-zones {
1208*4882a593Smuzhiyun		cpu0_thermal: cpu0-thermal {
1209*4882a593Smuzhiyun			polling-delay-passive = <0>;
1210*4882a593Smuzhiyun			polling-delay = <0>;
1211*4882a593Smuzhiyun			thermal-sensors = <&ths 0>;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun			trips {
1214*4882a593Smuzhiyun				cpu0_hot: cpu-hot {
1215*4882a593Smuzhiyun					temperature = <80000>;
1216*4882a593Smuzhiyun					hysteresis = <2000>;
1217*4882a593Smuzhiyun					type = "passive";
1218*4882a593Smuzhiyun				};
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun				cpu0_very_hot: cpu-very-hot {
1221*4882a593Smuzhiyun					temperature = <100000>;
1222*4882a593Smuzhiyun					hysteresis = <0>;
1223*4882a593Smuzhiyun					type = "critical";
1224*4882a593Smuzhiyun				};
1225*4882a593Smuzhiyun			};
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun			cooling-maps {
1228*4882a593Smuzhiyun				cpu-hot-limit {
1229*4882a593Smuzhiyun					trip = <&cpu0_hot>;
1230*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1231*4882a593Smuzhiyun							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1232*4882a593Smuzhiyun							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1233*4882a593Smuzhiyun							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1234*4882a593Smuzhiyun				};
1235*4882a593Smuzhiyun			};
1236*4882a593Smuzhiyun		};
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun		cpu1_thermal: cpu1-thermal {
1239*4882a593Smuzhiyun			polling-delay-passive = <0>;
1240*4882a593Smuzhiyun			polling-delay = <0>;
1241*4882a593Smuzhiyun			thermal-sensors = <&ths 1>;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun			trips {
1244*4882a593Smuzhiyun				cpu1_hot: cpu-hot {
1245*4882a593Smuzhiyun					temperature = <80000>;
1246*4882a593Smuzhiyun					hysteresis = <2000>;
1247*4882a593Smuzhiyun					type = "passive";
1248*4882a593Smuzhiyun				};
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun				cpu1_very_hot: cpu-very-hot {
1251*4882a593Smuzhiyun					temperature = <100000>;
1252*4882a593Smuzhiyun					hysteresis = <0>;
1253*4882a593Smuzhiyun					type = "critical";
1254*4882a593Smuzhiyun				};
1255*4882a593Smuzhiyun			};
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun			cooling-maps {
1258*4882a593Smuzhiyun				cpu-hot-limit {
1259*4882a593Smuzhiyun					trip = <&cpu1_hot>;
1260*4882a593Smuzhiyun					cooling-device = <&cpu100 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1261*4882a593Smuzhiyun							 <&cpu101 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1262*4882a593Smuzhiyun							 <&cpu102 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1263*4882a593Smuzhiyun							 <&cpu103 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1264*4882a593Smuzhiyun				};
1265*4882a593Smuzhiyun			};
1266*4882a593Smuzhiyun		};
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun		gpu_thermal: gpu-thermal {
1269*4882a593Smuzhiyun			polling-delay-passive = <0>;
1270*4882a593Smuzhiyun			polling-delay = <0>;
1271*4882a593Smuzhiyun			thermal-sensors = <&ths 2>;
1272*4882a593Smuzhiyun		};
1273*4882a593Smuzhiyun	};
1274*4882a593Smuzhiyun};
1275