xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/sun8i-a33.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2014 Chen-Yu Tsai
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include "sun8i-a23-a33.dtsi"
46*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun/ {
49*4882a593Smuzhiyun	cpu0_opp_table: opp-table-cpu {
50*4882a593Smuzhiyun		compatible = "operating-points-v2";
51*4882a593Smuzhiyun		opp-shared;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun		opp-120000000 {
54*4882a593Smuzhiyun			opp-hz = /bits/ 64 <120000000>;
55*4882a593Smuzhiyun			opp-microvolt = <1040000>;
56*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		opp-240000000 {
60*4882a593Smuzhiyun			opp-hz = /bits/ 64 <240000000>;
61*4882a593Smuzhiyun			opp-microvolt = <1040000>;
62*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		opp-312000000 {
66*4882a593Smuzhiyun			opp-hz = /bits/ 64 <312000000>;
67*4882a593Smuzhiyun			opp-microvolt = <1040000>;
68*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun		opp-408000000 {
72*4882a593Smuzhiyun			opp-hz = /bits/ 64 <408000000>;
73*4882a593Smuzhiyun			opp-microvolt = <1040000>;
74*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun		opp-480000000 {
78*4882a593Smuzhiyun			opp-hz = /bits/ 64 <480000000>;
79*4882a593Smuzhiyun			opp-microvolt = <1040000>;
80*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
81*4882a593Smuzhiyun		};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun		opp-504000000 {
84*4882a593Smuzhiyun			opp-hz = /bits/ 64 <504000000>;
85*4882a593Smuzhiyun			opp-microvolt = <1040000>;
86*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun		opp-600000000 {
90*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
91*4882a593Smuzhiyun			opp-microvolt = <1040000>;
92*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		opp-648000000 {
96*4882a593Smuzhiyun			opp-hz = /bits/ 64 <648000000>;
97*4882a593Smuzhiyun			opp-microvolt = <1040000>;
98*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun		opp-720000000 {
102*4882a593Smuzhiyun			opp-hz = /bits/ 64 <720000000>;
103*4882a593Smuzhiyun			opp-microvolt = <1100000>;
104*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
105*4882a593Smuzhiyun		};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun		opp-816000000 {
108*4882a593Smuzhiyun			opp-hz = /bits/ 64 <816000000>;
109*4882a593Smuzhiyun			opp-microvolt = <1100000>;
110*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		opp-912000000 {
114*4882a593Smuzhiyun			opp-hz = /bits/ 64 <912000000>;
115*4882a593Smuzhiyun			opp-microvolt = <1200000>;
116*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
117*4882a593Smuzhiyun		};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun		opp-1008000000 {
120*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
121*4882a593Smuzhiyun			opp-microvolt = <1200000>;
122*4882a593Smuzhiyun			clock-latency-ns = <244144>; /* 8 32k periods */
123*4882a593Smuzhiyun		};
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	cpus {
127*4882a593Smuzhiyun		cpu@0 {
128*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
129*4882a593Smuzhiyun			clock-names = "cpu";
130*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
131*4882a593Smuzhiyun			#cooling-cells = <2>;
132*4882a593Smuzhiyun		};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun		cpu1: cpu@1 {
135*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
136*4882a593Smuzhiyun			clock-names = "cpu";
137*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
138*4882a593Smuzhiyun			#cooling-cells = <2>;
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		cpu2: cpu@2 {
142*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
143*4882a593Smuzhiyun			device_type = "cpu";
144*4882a593Smuzhiyun			reg = <2>;
145*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
146*4882a593Smuzhiyun			clock-names = "cpu";
147*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
148*4882a593Smuzhiyun			#cooling-cells = <2>;
149*4882a593Smuzhiyun		};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun		cpu3: cpu@3 {
152*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
153*4882a593Smuzhiyun			device_type = "cpu";
154*4882a593Smuzhiyun			reg = <3>;
155*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
156*4882a593Smuzhiyun			clock-names = "cpu";
157*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
158*4882a593Smuzhiyun			#cooling-cells = <2>;
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun	};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	iio-hwmon {
163*4882a593Smuzhiyun		compatible = "iio-hwmon";
164*4882a593Smuzhiyun		io-channels = <&ths>;
165*4882a593Smuzhiyun	};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun	mali_opp_table: opp-table-gpu {
168*4882a593Smuzhiyun		compatible = "operating-points-v2";
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		opp-144000000 {
171*4882a593Smuzhiyun			opp-hz = /bits/ 64 <144000000>;
172*4882a593Smuzhiyun		};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun		opp-240000000 {
175*4882a593Smuzhiyun			opp-hz = /bits/ 64 <240000000>;
176*4882a593Smuzhiyun		};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun		opp-384000000 {
179*4882a593Smuzhiyun			opp-hz = /bits/ 64 <384000000>;
180*4882a593Smuzhiyun		};
181*4882a593Smuzhiyun	};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun	sound: sound {
184*4882a593Smuzhiyun		compatible = "simple-audio-card";
185*4882a593Smuzhiyun		simple-audio-card,name = "sun8i-a33-audio";
186*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
187*4882a593Smuzhiyun		simple-audio-card,frame-master = <&link_codec>;
188*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&link_codec>;
189*4882a593Smuzhiyun		simple-audio-card,mclk-fs = <128>;
190*4882a593Smuzhiyun		simple-audio-card,aux-devs = <&codec_analog>;
191*4882a593Smuzhiyun		simple-audio-card,routing =
192*4882a593Smuzhiyun			"Left DAC", "DACL",
193*4882a593Smuzhiyun			"Right DAC", "DACR";
194*4882a593Smuzhiyun		status = "disabled";
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun		simple-audio-card,cpu {
197*4882a593Smuzhiyun			sound-dai = <&dai>;
198*4882a593Smuzhiyun		};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun		link_codec: simple-audio-card,codec {
201*4882a593Smuzhiyun			sound-dai = <&codec>;
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun	};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun	soc {
206*4882a593Smuzhiyun		video-codec@1c0e000 {
207*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a33-video-engine";
208*4882a593Smuzhiyun			reg = <0x01c0e000 0x1000>;
209*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
210*4882a593Smuzhiyun				 <&ccu CLK_DRAM_VE>;
211*4882a593Smuzhiyun			clock-names = "ahb", "mod", "ram";
212*4882a593Smuzhiyun			resets = <&ccu RST_BUS_VE>;
213*4882a593Smuzhiyun			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
214*4882a593Smuzhiyun			allwinner,sram = <&ve_sram 1>;
215*4882a593Smuzhiyun		};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun		crypto: crypto-engine@1c15000 {
218*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a33-crypto";
219*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
220*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
221*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SS>, <&ccu CLK_SS>;
222*4882a593Smuzhiyun			clock-names = "ahb", "mod";
223*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SS>;
224*4882a593Smuzhiyun			reset-names = "ahb";
225*4882a593Smuzhiyun		};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun		dai: dai@1c22c00 {
228*4882a593Smuzhiyun			#sound-dai-cells = <0>;
229*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2s";
230*4882a593Smuzhiyun			reg = <0x01c22c00 0x200>;
231*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
232*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
233*4882a593Smuzhiyun			clock-names = "apb", "mod";
234*4882a593Smuzhiyun			resets = <&ccu RST_BUS_CODEC>;
235*4882a593Smuzhiyun			dmas = <&dma 15>, <&dma 15>;
236*4882a593Smuzhiyun			dma-names = "rx", "tx";
237*4882a593Smuzhiyun			status = "disabled";
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		codec: codec@1c22e00 {
241*4882a593Smuzhiyun			#sound-dai-cells = <0>;
242*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a33-codec";
243*4882a593Smuzhiyun			reg = <0x01c22e00 0x400>;
244*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
245*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
246*4882a593Smuzhiyun			clock-names = "bus", "mod";
247*4882a593Smuzhiyun			status = "disabled";
248*4882a593Smuzhiyun		};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun		ths: ths@1c25000 {
251*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a33-ths";
252*4882a593Smuzhiyun			reg = <0x01c25000 0x100>;
253*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
254*4882a593Smuzhiyun			#io-channel-cells = <0>;
255*4882a593Smuzhiyun		};
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun		dsi: dsi@1ca0000 {
258*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-mipi-dsi";
259*4882a593Smuzhiyun			reg = <0x01ca0000 0x1000>;
260*4882a593Smuzhiyun			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
261*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MIPI_DSI>,
262*4882a593Smuzhiyun				 <&ccu CLK_DSI_SCLK>;
263*4882a593Smuzhiyun			clock-names = "bus", "mod";
264*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MIPI_DSI>;
265*4882a593Smuzhiyun			phys = <&dphy>;
266*4882a593Smuzhiyun			phy-names = "dphy";
267*4882a593Smuzhiyun			status = "disabled";
268*4882a593Smuzhiyun			#address-cells = <1>;
269*4882a593Smuzhiyun			#size-cells = <0>;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun			port {
272*4882a593Smuzhiyun				dsi_in_tcon0: endpoint {
273*4882a593Smuzhiyun					remote-endpoint = <&tcon0_out_dsi>;
274*4882a593Smuzhiyun				};
275*4882a593Smuzhiyun			};
276*4882a593Smuzhiyun		};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun		dphy: d-phy@1ca1000 {
279*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-mipi-dphy";
280*4882a593Smuzhiyun			reg = <0x01ca1000 0x1000>;
281*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MIPI_DSI>,
282*4882a593Smuzhiyun				 <&ccu CLK_DSI_DPHY>;
283*4882a593Smuzhiyun			clock-names = "bus", "mod";
284*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MIPI_DSI>;
285*4882a593Smuzhiyun			status = "disabled";
286*4882a593Smuzhiyun			#phy-cells = <0>;
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun	};
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun	thermal-zones {
291*4882a593Smuzhiyun		cpu_thermal {
292*4882a593Smuzhiyun			/* milliseconds */
293*4882a593Smuzhiyun			polling-delay-passive = <250>;
294*4882a593Smuzhiyun			polling-delay = <1000>;
295*4882a593Smuzhiyun			thermal-sensors = <&ths>;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun			cooling-maps {
298*4882a593Smuzhiyun				map0 {
299*4882a593Smuzhiyun					trip = <&cpu_alert0>;
300*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
301*4882a593Smuzhiyun							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
302*4882a593Smuzhiyun							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
303*4882a593Smuzhiyun							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
304*4882a593Smuzhiyun				};
305*4882a593Smuzhiyun				map1 {
306*4882a593Smuzhiyun					trip = <&cpu_alert1>;
307*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
308*4882a593Smuzhiyun							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
309*4882a593Smuzhiyun							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
310*4882a593Smuzhiyun							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
311*4882a593Smuzhiyun				};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun				map2 {
314*4882a593Smuzhiyun					trip = <&gpu_alert0>;
315*4882a593Smuzhiyun					cooling-device = <&mali 1 THERMAL_NO_LIMIT>;
316*4882a593Smuzhiyun				};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun				map3 {
319*4882a593Smuzhiyun					trip = <&gpu_alert1>;
320*4882a593Smuzhiyun					cooling-device = <&mali 2 THERMAL_NO_LIMIT>;
321*4882a593Smuzhiyun				};
322*4882a593Smuzhiyun			};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun			trips {
325*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
326*4882a593Smuzhiyun					/* milliCelsius */
327*4882a593Smuzhiyun					temperature = <75000>;
328*4882a593Smuzhiyun					hysteresis = <2000>;
329*4882a593Smuzhiyun					type = "passive";
330*4882a593Smuzhiyun				};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun				gpu_alert0: gpu_alert0 {
333*4882a593Smuzhiyun					/* milliCelsius */
334*4882a593Smuzhiyun					temperature = <85000>;
335*4882a593Smuzhiyun					hysteresis = <2000>;
336*4882a593Smuzhiyun					type = "passive";
337*4882a593Smuzhiyun				};
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun				cpu_alert1: cpu_alert1 {
340*4882a593Smuzhiyun					/* milliCelsius */
341*4882a593Smuzhiyun					temperature = <90000>;
342*4882a593Smuzhiyun					hysteresis = <2000>;
343*4882a593Smuzhiyun					type = "hot";
344*4882a593Smuzhiyun				};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun				gpu_alert1: gpu_alert1 {
347*4882a593Smuzhiyun					/* milliCelsius */
348*4882a593Smuzhiyun					temperature = <95000>;
349*4882a593Smuzhiyun					hysteresis = <2000>;
350*4882a593Smuzhiyun					type = "hot";
351*4882a593Smuzhiyun				};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun				cpu_crit: cpu_crit {
354*4882a593Smuzhiyun					/* milliCelsius */
355*4882a593Smuzhiyun					temperature = <110000>;
356*4882a593Smuzhiyun					hysteresis = <2000>;
357*4882a593Smuzhiyun					type = "critical";
358*4882a593Smuzhiyun				};
359*4882a593Smuzhiyun			};
360*4882a593Smuzhiyun		};
361*4882a593Smuzhiyun	};
362*4882a593Smuzhiyun};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun&be0 {
365*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-display-backend";
366*4882a593Smuzhiyun	/* A33 has an extra "SAT" module packed inside the display backend */
367*4882a593Smuzhiyun	reg = <0x01e60000 0x10000>, <0x01e80000 0x1000>;
368*4882a593Smuzhiyun	reg-names = "be", "sat";
369*4882a593Smuzhiyun	clocks = <&ccu CLK_BUS_DE_BE>, <&ccu CLK_DE_BE>,
370*4882a593Smuzhiyun		 <&ccu CLK_DRAM_DE_BE>, <&ccu CLK_BUS_SAT>;
371*4882a593Smuzhiyun	clock-names = "ahb", "mod",
372*4882a593Smuzhiyun		      "ram", "sat";
373*4882a593Smuzhiyun	resets = <&ccu RST_BUS_DE_BE>, <&ccu RST_BUS_SAT>;
374*4882a593Smuzhiyun	reset-names = "be", "sat";
375*4882a593Smuzhiyun};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun&ccu {
378*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-ccu";
379*4882a593Smuzhiyun};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun&de {
382*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-display-engine";
383*4882a593Smuzhiyun};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun&drc0 {
386*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-drc";
387*4882a593Smuzhiyun};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun&fe0 {
390*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-display-frontend";
391*4882a593Smuzhiyun};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun&mali {
394*4882a593Smuzhiyun	operating-points-v2 = <&mali_opp_table>;
395*4882a593Smuzhiyun};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun&pio {
398*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-pinctrl";
399*4882a593Smuzhiyun	interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
400*4882a593Smuzhiyun		     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun	uart0_pb_pins: uart0-pb-pins {
403*4882a593Smuzhiyun		pins = "PB0", "PB1";
404*4882a593Smuzhiyun		function = "uart0";
405*4882a593Smuzhiyun	};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun&tcon0 {
410*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-tcon";
411*4882a593Smuzhiyun};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun&tcon0_out {
414*4882a593Smuzhiyun	#address-cells = <1>;
415*4882a593Smuzhiyun	#size-cells = <0>;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun	tcon0_out_dsi: endpoint@1 {
418*4882a593Smuzhiyun		reg = <1>;
419*4882a593Smuzhiyun		remote-endpoint = <&dsi_in_tcon0>;
420*4882a593Smuzhiyun	};
421*4882a593Smuzhiyun};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun&usb_otg {
424*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-musb";
425*4882a593Smuzhiyun};
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun&usbphy {
428*4882a593Smuzhiyun	compatible = "allwinner,sun8i-a33-usb-phy";
429*4882a593Smuzhiyun	reg = <0x01c19400 0x14>, <0x01c1a800 0x4>;
430*4882a593Smuzhiyun	reg-names = "phy_ctrl", "pmu1";
431*4882a593Smuzhiyun};
432