1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2013 Maxime Ripard 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 9*4882a593Smuzhiyun * whole. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 12*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 13*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 14*4882a593Smuzhiyun * License, or (at your option) any later version. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 17*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*4882a593Smuzhiyun * GNU General Public License for more details. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * Or, alternatively, 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 24*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 25*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 26*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 27*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 28*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 29*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 30*4882a593Smuzhiyun * conditions: 31*4882a593Smuzhiyun * 32*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 33*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 36*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 37*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 38*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 39*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 40*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 41*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 42*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 46*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include <dt-bindings/clock/sun6i-a31-ccu.h> 49*4882a593Smuzhiyun#include <dt-bindings/reset/sun6i-a31-ccu.h> 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun/ { 52*4882a593Smuzhiyun interrupt-parent = <&gic>; 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun aliases { 57*4882a593Smuzhiyun ethernet0 = &gmac; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun chosen { 61*4882a593Smuzhiyun #address-cells = <1>; 62*4882a593Smuzhiyun #size-cells = <1>; 63*4882a593Smuzhiyun ranges; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun simplefb_hdmi: framebuffer-lcd0-hdmi { 66*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 67*4882a593Smuzhiyun "simple-framebuffer"; 68*4882a593Smuzhiyun allwinner,pipeline = "de_be0-lcd0-hdmi"; 69*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>, 70*4882a593Smuzhiyun <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>, 71*4882a593Smuzhiyun <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>, 72*4882a593Smuzhiyun <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>; 73*4882a593Smuzhiyun status = "disabled"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun simplefb_lcd: framebuffer-lcd0 { 77*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 78*4882a593Smuzhiyun "simple-framebuffer"; 79*4882a593Smuzhiyun allwinner,pipeline = "de_be0-lcd0"; 80*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>, 81*4882a593Smuzhiyun <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>, 82*4882a593Smuzhiyun <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>; 83*4882a593Smuzhiyun status = "disabled"; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun timer { 88*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 89*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 90*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 91*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 92*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 93*4882a593Smuzhiyun clock-frequency = <24000000>; 94*4882a593Smuzhiyun arm,cpu-registers-not-fw-configured; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun cpus { 98*4882a593Smuzhiyun enable-method = "allwinner,sun6i-a31"; 99*4882a593Smuzhiyun #address-cells = <1>; 100*4882a593Smuzhiyun #size-cells = <0>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun cpu0: cpu@0 { 103*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 104*4882a593Smuzhiyun device_type = "cpu"; 105*4882a593Smuzhiyun reg = <0>; 106*4882a593Smuzhiyun clocks = <&ccu CLK_CPU>; 107*4882a593Smuzhiyun clock-latency = <244144>; /* 8 32k periods */ 108*4882a593Smuzhiyun operating-points = < 109*4882a593Smuzhiyun /* kHz uV */ 110*4882a593Smuzhiyun 1008000 1200000 111*4882a593Smuzhiyun 864000 1200000 112*4882a593Smuzhiyun 720000 1100000 113*4882a593Smuzhiyun 480000 1000000 114*4882a593Smuzhiyun >; 115*4882a593Smuzhiyun #cooling-cells = <2>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun cpu1: cpu@1 { 119*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 120*4882a593Smuzhiyun device_type = "cpu"; 121*4882a593Smuzhiyun reg = <1>; 122*4882a593Smuzhiyun clocks = <&ccu CLK_CPU>; 123*4882a593Smuzhiyun clock-latency = <244144>; /* 8 32k periods */ 124*4882a593Smuzhiyun operating-points = < 125*4882a593Smuzhiyun /* kHz uV */ 126*4882a593Smuzhiyun 1008000 1200000 127*4882a593Smuzhiyun 864000 1200000 128*4882a593Smuzhiyun 720000 1100000 129*4882a593Smuzhiyun 480000 1000000 130*4882a593Smuzhiyun >; 131*4882a593Smuzhiyun #cooling-cells = <2>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun cpu2: cpu@2 { 135*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 136*4882a593Smuzhiyun device_type = "cpu"; 137*4882a593Smuzhiyun reg = <2>; 138*4882a593Smuzhiyun clocks = <&ccu CLK_CPU>; 139*4882a593Smuzhiyun clock-latency = <244144>; /* 8 32k periods */ 140*4882a593Smuzhiyun operating-points = < 141*4882a593Smuzhiyun /* kHz uV */ 142*4882a593Smuzhiyun 1008000 1200000 143*4882a593Smuzhiyun 864000 1200000 144*4882a593Smuzhiyun 720000 1100000 145*4882a593Smuzhiyun 480000 1000000 146*4882a593Smuzhiyun >; 147*4882a593Smuzhiyun #cooling-cells = <2>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun cpu3: cpu@3 { 151*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 152*4882a593Smuzhiyun device_type = "cpu"; 153*4882a593Smuzhiyun reg = <3>; 154*4882a593Smuzhiyun clocks = <&ccu CLK_CPU>; 155*4882a593Smuzhiyun clock-latency = <244144>; /* 8 32k periods */ 156*4882a593Smuzhiyun operating-points = < 157*4882a593Smuzhiyun /* kHz uV */ 158*4882a593Smuzhiyun 1008000 1200000 159*4882a593Smuzhiyun 864000 1200000 160*4882a593Smuzhiyun 720000 1100000 161*4882a593Smuzhiyun 480000 1000000 162*4882a593Smuzhiyun >; 163*4882a593Smuzhiyun #cooling-cells = <2>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun thermal-zones { 168*4882a593Smuzhiyun cpu_thermal { 169*4882a593Smuzhiyun /* milliseconds */ 170*4882a593Smuzhiyun polling-delay-passive = <250>; 171*4882a593Smuzhiyun polling-delay = <1000>; 172*4882a593Smuzhiyun thermal-sensors = <&rtp>; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun cooling-maps { 175*4882a593Smuzhiyun map0 { 176*4882a593Smuzhiyun trip = <&cpu_alert0>; 177*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 178*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 179*4882a593Smuzhiyun <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 180*4882a593Smuzhiyun <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun trips { 185*4882a593Smuzhiyun cpu_alert0: cpu_alert0 { 186*4882a593Smuzhiyun /* milliCelsius */ 187*4882a593Smuzhiyun temperature = <70000>; 188*4882a593Smuzhiyun hysteresis = <2000>; 189*4882a593Smuzhiyun type = "passive"; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun cpu_crit: cpu_crit { 193*4882a593Smuzhiyun /* milliCelsius */ 194*4882a593Smuzhiyun temperature = <100000>; 195*4882a593Smuzhiyun hysteresis = <2000>; 196*4882a593Smuzhiyun type = "critical"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun pmu { 203*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 204*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 205*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 206*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 207*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun clocks { 211*4882a593Smuzhiyun #address-cells = <1>; 212*4882a593Smuzhiyun #size-cells = <1>; 213*4882a593Smuzhiyun ranges; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun osc24M: clk-24M { 216*4882a593Smuzhiyun #clock-cells = <0>; 217*4882a593Smuzhiyun compatible = "fixed-clock"; 218*4882a593Smuzhiyun clock-frequency = <24000000>; 219*4882a593Smuzhiyun clock-accuracy = <50000>; 220*4882a593Smuzhiyun clock-output-names = "osc24M"; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun osc32k: clk-32k { 224*4882a593Smuzhiyun #clock-cells = <0>; 225*4882a593Smuzhiyun compatible = "fixed-clock"; 226*4882a593Smuzhiyun clock-frequency = <32768>; 227*4882a593Smuzhiyun clock-accuracy = <50000>; 228*4882a593Smuzhiyun clock-output-names = "ext_osc32k"; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* 232*4882a593Smuzhiyun * The following two are dummy clocks, placeholders 233*4882a593Smuzhiyun * used in the gmac_tx clock. The gmac driver will 234*4882a593Smuzhiyun * choose one parent depending on the PHY interface 235*4882a593Smuzhiyun * mode, using clk_set_rate auto-reparenting. 236*4882a593Smuzhiyun * 237*4882a593Smuzhiyun * The actual TX clock rate is not controlled by the 238*4882a593Smuzhiyun * gmac_tx clock. 239*4882a593Smuzhiyun */ 240*4882a593Smuzhiyun mii_phy_tx_clk: clk-mii-phy-tx { 241*4882a593Smuzhiyun #clock-cells = <0>; 242*4882a593Smuzhiyun compatible = "fixed-clock"; 243*4882a593Smuzhiyun clock-frequency = <25000000>; 244*4882a593Smuzhiyun clock-output-names = "mii_phy_tx"; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun gmac_int_tx_clk: clk-gmac-int-tx { 248*4882a593Smuzhiyun #clock-cells = <0>; 249*4882a593Smuzhiyun compatible = "fixed-clock"; 250*4882a593Smuzhiyun clock-frequency = <125000000>; 251*4882a593Smuzhiyun clock-output-names = "gmac_int_tx"; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun gmac_tx_clk: clk@1c200d0 { 255*4882a593Smuzhiyun #clock-cells = <0>; 256*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-gmac-clk"; 257*4882a593Smuzhiyun reg = <0x01c200d0 0x4>; 258*4882a593Smuzhiyun clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>; 259*4882a593Smuzhiyun clock-output-names = "gmac_tx"; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun de: display-engine { 264*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-display-engine"; 265*4882a593Smuzhiyun allwinner,pipelines = <&fe0>, <&fe1>; 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun soc { 270*4882a593Smuzhiyun compatible = "simple-bus"; 271*4882a593Smuzhiyun #address-cells = <1>; 272*4882a593Smuzhiyun #size-cells = <1>; 273*4882a593Smuzhiyun ranges; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun dma: dma-controller@1c02000 { 276*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-dma"; 277*4882a593Smuzhiyun reg = <0x01c02000 0x1000>; 278*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 279*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_DMA>; 280*4882a593Smuzhiyun resets = <&ccu RST_AHB1_DMA>; 281*4882a593Smuzhiyun #dma-cells = <1>; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun tcon0: lcd-controller@1c0c000 { 285*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-tcon"; 286*4882a593Smuzhiyun reg = <0x01c0c000 0x1000>; 287*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 288*4882a593Smuzhiyun dmas = <&dma 11>; 289*4882a593Smuzhiyun resets = <&ccu RST_AHB1_LCD0>, 290*4882a593Smuzhiyun <&ccu RST_AHB1_LVDS>; 291*4882a593Smuzhiyun reset-names = "lcd", 292*4882a593Smuzhiyun "lvds"; 293*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_LCD0>, 294*4882a593Smuzhiyun <&ccu CLK_LCD0_CH0>, 295*4882a593Smuzhiyun <&ccu CLK_LCD0_CH1>, 296*4882a593Smuzhiyun <&ccu 15>; 297*4882a593Smuzhiyun clock-names = "ahb", 298*4882a593Smuzhiyun "tcon-ch0", 299*4882a593Smuzhiyun "tcon-ch1", 300*4882a593Smuzhiyun "lvds-alt"; 301*4882a593Smuzhiyun clock-output-names = "tcon0-pixel-clock"; 302*4882a593Smuzhiyun #clock-cells = <0>; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun ports { 305*4882a593Smuzhiyun #address-cells = <1>; 306*4882a593Smuzhiyun #size-cells = <0>; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun tcon0_in: port@0 { 309*4882a593Smuzhiyun #address-cells = <1>; 310*4882a593Smuzhiyun #size-cells = <0>; 311*4882a593Smuzhiyun reg = <0>; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun tcon0_in_drc0: endpoint@0 { 314*4882a593Smuzhiyun reg = <0>; 315*4882a593Smuzhiyun remote-endpoint = <&drc0_out_tcon0>; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun tcon0_in_drc1: endpoint@1 { 319*4882a593Smuzhiyun reg = <1>; 320*4882a593Smuzhiyun remote-endpoint = <&drc1_out_tcon0>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun tcon0_out: port@1 { 325*4882a593Smuzhiyun #address-cells = <1>; 326*4882a593Smuzhiyun #size-cells = <0>; 327*4882a593Smuzhiyun reg = <1>; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun tcon0_out_hdmi: endpoint@1 { 330*4882a593Smuzhiyun reg = <1>; 331*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_tcon0>; 332*4882a593Smuzhiyun allwinner,tcon-channel = <1>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun tcon1: lcd-controller@1c0d000 { 339*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-tcon"; 340*4882a593Smuzhiyun reg = <0x01c0d000 0x1000>; 341*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 342*4882a593Smuzhiyun dmas = <&dma 12>; 343*4882a593Smuzhiyun resets = <&ccu RST_AHB1_LCD1>, 344*4882a593Smuzhiyun <&ccu RST_AHB1_LVDS>; 345*4882a593Smuzhiyun reset-names = "lcd", "lvds"; 346*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_LCD1>, 347*4882a593Smuzhiyun <&ccu CLK_LCD1_CH0>, 348*4882a593Smuzhiyun <&ccu CLK_LCD1_CH1>, 349*4882a593Smuzhiyun <&ccu 15>; 350*4882a593Smuzhiyun clock-names = "ahb", 351*4882a593Smuzhiyun "tcon-ch0", 352*4882a593Smuzhiyun "tcon-ch1", 353*4882a593Smuzhiyun "lvds-alt"; 354*4882a593Smuzhiyun clock-output-names = "tcon1-pixel-clock"; 355*4882a593Smuzhiyun #clock-cells = <0>; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun ports { 358*4882a593Smuzhiyun #address-cells = <1>; 359*4882a593Smuzhiyun #size-cells = <0>; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun tcon1_in: port@0 { 362*4882a593Smuzhiyun #address-cells = <1>; 363*4882a593Smuzhiyun #size-cells = <0>; 364*4882a593Smuzhiyun reg = <0>; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun tcon1_in_drc0: endpoint@0 { 367*4882a593Smuzhiyun reg = <0>; 368*4882a593Smuzhiyun remote-endpoint = <&drc0_out_tcon1>; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun tcon1_in_drc1: endpoint@1 { 372*4882a593Smuzhiyun reg = <1>; 373*4882a593Smuzhiyun remote-endpoint = <&drc1_out_tcon1>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun tcon1_out: port@1 { 378*4882a593Smuzhiyun #address-cells = <1>; 379*4882a593Smuzhiyun #size-cells = <0>; 380*4882a593Smuzhiyun reg = <1>; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun tcon1_out_hdmi: endpoint@1 { 383*4882a593Smuzhiyun reg = <1>; 384*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_tcon1>; 385*4882a593Smuzhiyun allwinner,tcon-channel = <1>; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun mmc0: mmc@1c0f000 { 392*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 393*4882a593Smuzhiyun reg = <0x01c0f000 0x1000>; 394*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_MMC0>, 395*4882a593Smuzhiyun <&ccu CLK_MMC0>, 396*4882a593Smuzhiyun <&ccu CLK_MMC0_OUTPUT>, 397*4882a593Smuzhiyun <&ccu CLK_MMC0_SAMPLE>; 398*4882a593Smuzhiyun clock-names = "ahb", 399*4882a593Smuzhiyun "mmc", 400*4882a593Smuzhiyun "output", 401*4882a593Smuzhiyun "sample"; 402*4882a593Smuzhiyun resets = <&ccu RST_AHB1_MMC0>; 403*4882a593Smuzhiyun reset-names = "ahb"; 404*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 405*4882a593Smuzhiyun pinctrl-names = "default"; 406*4882a593Smuzhiyun pinctrl-0 = <&mmc0_pins>; 407*4882a593Smuzhiyun status = "disabled"; 408*4882a593Smuzhiyun #address-cells = <1>; 409*4882a593Smuzhiyun #size-cells = <0>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun mmc1: mmc@1c10000 { 413*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 414*4882a593Smuzhiyun reg = <0x01c10000 0x1000>; 415*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_MMC1>, 416*4882a593Smuzhiyun <&ccu CLK_MMC1>, 417*4882a593Smuzhiyun <&ccu CLK_MMC1_OUTPUT>, 418*4882a593Smuzhiyun <&ccu CLK_MMC1_SAMPLE>; 419*4882a593Smuzhiyun clock-names = "ahb", 420*4882a593Smuzhiyun "mmc", 421*4882a593Smuzhiyun "output", 422*4882a593Smuzhiyun "sample"; 423*4882a593Smuzhiyun resets = <&ccu RST_AHB1_MMC1>; 424*4882a593Smuzhiyun reset-names = "ahb"; 425*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 426*4882a593Smuzhiyun pinctrl-names = "default"; 427*4882a593Smuzhiyun pinctrl-0 = <&mmc1_pins>; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun #address-cells = <1>; 430*4882a593Smuzhiyun #size-cells = <0>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun mmc2: mmc@1c11000 { 434*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 435*4882a593Smuzhiyun reg = <0x01c11000 0x1000>; 436*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_MMC2>, 437*4882a593Smuzhiyun <&ccu CLK_MMC2>, 438*4882a593Smuzhiyun <&ccu CLK_MMC2_OUTPUT>, 439*4882a593Smuzhiyun <&ccu CLK_MMC2_SAMPLE>; 440*4882a593Smuzhiyun clock-names = "ahb", 441*4882a593Smuzhiyun "mmc", 442*4882a593Smuzhiyun "output", 443*4882a593Smuzhiyun "sample"; 444*4882a593Smuzhiyun resets = <&ccu RST_AHB1_MMC2>; 445*4882a593Smuzhiyun reset-names = "ahb"; 446*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 447*4882a593Smuzhiyun status = "disabled"; 448*4882a593Smuzhiyun #address-cells = <1>; 449*4882a593Smuzhiyun #size-cells = <0>; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun mmc3: mmc@1c12000 { 453*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc"; 454*4882a593Smuzhiyun reg = <0x01c12000 0x1000>; 455*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_MMC3>, 456*4882a593Smuzhiyun <&ccu CLK_MMC3>, 457*4882a593Smuzhiyun <&ccu CLK_MMC3_OUTPUT>, 458*4882a593Smuzhiyun <&ccu CLK_MMC3_SAMPLE>; 459*4882a593Smuzhiyun clock-names = "ahb", 460*4882a593Smuzhiyun "mmc", 461*4882a593Smuzhiyun "output", 462*4882a593Smuzhiyun "sample"; 463*4882a593Smuzhiyun resets = <&ccu RST_AHB1_MMC3>; 464*4882a593Smuzhiyun reset-names = "ahb"; 465*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 466*4882a593Smuzhiyun status = "disabled"; 467*4882a593Smuzhiyun #address-cells = <1>; 468*4882a593Smuzhiyun #size-cells = <0>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun hdmi: hdmi@1c16000 { 472*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-hdmi"; 473*4882a593Smuzhiyun reg = <0x01c16000 0x1000>; 474*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 475*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_HDMI>, <&ccu CLK_HDMI>, 476*4882a593Smuzhiyun <&ccu CLK_HDMI_DDC>, 477*4882a593Smuzhiyun <&ccu CLK_PLL_VIDEO0_2X>, 478*4882a593Smuzhiyun <&ccu CLK_PLL_VIDEO1_2X>; 479*4882a593Smuzhiyun clock-names = "ahb", "mod", "ddc", "pll-0", "pll-1"; 480*4882a593Smuzhiyun resets = <&ccu RST_AHB1_HDMI>; 481*4882a593Smuzhiyun dma-names = "ddc-tx", "ddc-rx", "audio-tx"; 482*4882a593Smuzhiyun dmas = <&dma 13>, <&dma 13>, <&dma 14>; 483*4882a593Smuzhiyun status = "disabled"; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun ports { 486*4882a593Smuzhiyun #address-cells = <1>; 487*4882a593Smuzhiyun #size-cells = <0>; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun hdmi_in: port@0 { 490*4882a593Smuzhiyun #address-cells = <1>; 491*4882a593Smuzhiyun #size-cells = <0>; 492*4882a593Smuzhiyun reg = <0>; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun hdmi_in_tcon0: endpoint@0 { 495*4882a593Smuzhiyun reg = <0>; 496*4882a593Smuzhiyun remote-endpoint = <&tcon0_out_hdmi>; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun hdmi_in_tcon1: endpoint@1 { 500*4882a593Smuzhiyun reg = <1>; 501*4882a593Smuzhiyun remote-endpoint = <&tcon1_out_hdmi>; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun hdmi_out: port@1 { 506*4882a593Smuzhiyun reg = <1>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun usb_otg: usb@1c19000 { 512*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-musb"; 513*4882a593Smuzhiyun reg = <0x01c19000 0x0400>; 514*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_OTG>; 515*4882a593Smuzhiyun resets = <&ccu RST_AHB1_OTG>; 516*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 517*4882a593Smuzhiyun interrupt-names = "mc"; 518*4882a593Smuzhiyun phys = <&usbphy 0>; 519*4882a593Smuzhiyun phy-names = "usb"; 520*4882a593Smuzhiyun extcon = <&usbphy 0>; 521*4882a593Smuzhiyun dr_mode = "otg"; 522*4882a593Smuzhiyun status = "disabled"; 523*4882a593Smuzhiyun }; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun usbphy: phy@1c19400 { 526*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-usb-phy"; 527*4882a593Smuzhiyun reg = <0x01c19400 0x10>, 528*4882a593Smuzhiyun <0x01c1a800 0x4>, 529*4882a593Smuzhiyun <0x01c1b800 0x4>; 530*4882a593Smuzhiyun reg-names = "phy_ctrl", 531*4882a593Smuzhiyun "pmu1", 532*4882a593Smuzhiyun "pmu2"; 533*4882a593Smuzhiyun clocks = <&ccu CLK_USB_PHY0>, 534*4882a593Smuzhiyun <&ccu CLK_USB_PHY1>, 535*4882a593Smuzhiyun <&ccu CLK_USB_PHY2>; 536*4882a593Smuzhiyun clock-names = "usb0_phy", 537*4882a593Smuzhiyun "usb1_phy", 538*4882a593Smuzhiyun "usb2_phy"; 539*4882a593Smuzhiyun resets = <&ccu RST_USB_PHY0>, 540*4882a593Smuzhiyun <&ccu RST_USB_PHY1>, 541*4882a593Smuzhiyun <&ccu RST_USB_PHY2>; 542*4882a593Smuzhiyun reset-names = "usb0_reset", 543*4882a593Smuzhiyun "usb1_reset", 544*4882a593Smuzhiyun "usb2_reset"; 545*4882a593Smuzhiyun status = "disabled"; 546*4882a593Smuzhiyun #phy-cells = <1>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun ehci0: usb@1c1a000 { 550*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ehci", "generic-ehci"; 551*4882a593Smuzhiyun reg = <0x01c1a000 0x100>; 552*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 553*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_EHCI0>; 554*4882a593Smuzhiyun resets = <&ccu RST_AHB1_EHCI0>; 555*4882a593Smuzhiyun phys = <&usbphy 1>; 556*4882a593Smuzhiyun phy-names = "usb"; 557*4882a593Smuzhiyun status = "disabled"; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun ohci0: usb@1c1a400 { 561*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ohci", "generic-ohci"; 562*4882a593Smuzhiyun reg = <0x01c1a400 0x100>; 563*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 564*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>; 565*4882a593Smuzhiyun resets = <&ccu RST_AHB1_OHCI0>; 566*4882a593Smuzhiyun phys = <&usbphy 1>; 567*4882a593Smuzhiyun phy-names = "usb"; 568*4882a593Smuzhiyun status = "disabled"; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun ehci1: usb@1c1b000 { 572*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ehci", "generic-ehci"; 573*4882a593Smuzhiyun reg = <0x01c1b000 0x100>; 574*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 575*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_EHCI1>; 576*4882a593Smuzhiyun resets = <&ccu RST_AHB1_EHCI1>; 577*4882a593Smuzhiyun phys = <&usbphy 2>; 578*4882a593Smuzhiyun phy-names = "usb"; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun ohci1: usb@1c1b400 { 583*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ohci", "generic-ohci"; 584*4882a593Smuzhiyun reg = <0x01c1b400 0x100>; 585*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 586*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>; 587*4882a593Smuzhiyun resets = <&ccu RST_AHB1_OHCI1>; 588*4882a593Smuzhiyun phys = <&usbphy 2>; 589*4882a593Smuzhiyun phy-names = "usb"; 590*4882a593Smuzhiyun status = "disabled"; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun ohci2: usb@1c1c400 { 594*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ohci", "generic-ohci"; 595*4882a593Smuzhiyun reg = <0x01c1c400 0x100>; 596*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 597*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>; 598*4882a593Smuzhiyun resets = <&ccu RST_AHB1_OHCI2>; 599*4882a593Smuzhiyun status = "disabled"; 600*4882a593Smuzhiyun }; 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun ccu: clock@1c20000 { 603*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ccu"; 604*4882a593Smuzhiyun reg = <0x01c20000 0x400>; 605*4882a593Smuzhiyun clocks = <&osc24M>, <&rtc 0>; 606*4882a593Smuzhiyun clock-names = "hosc", "losc"; 607*4882a593Smuzhiyun #clock-cells = <1>; 608*4882a593Smuzhiyun #reset-cells = <1>; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun pio: pinctrl@1c20800 { 612*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-pinctrl"; 613*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 614*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 615*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 616*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 617*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 618*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&rtc 0>; 619*4882a593Smuzhiyun clock-names = "apb", "hosc", "losc"; 620*4882a593Smuzhiyun gpio-controller; 621*4882a593Smuzhiyun interrupt-controller; 622*4882a593Smuzhiyun #interrupt-cells = <3>; 623*4882a593Smuzhiyun #gpio-cells = <3>; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun gmac_gmii_pins: gmac-gmii-pins { 626*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", "PA3", 627*4882a593Smuzhiyun "PA4", "PA5", "PA6", "PA7", 628*4882a593Smuzhiyun "PA8", "PA9", "PA10", "PA11", 629*4882a593Smuzhiyun "PA12", "PA13", "PA14", "PA15", 630*4882a593Smuzhiyun "PA16", "PA17", "PA18", "PA19", 631*4882a593Smuzhiyun "PA20", "PA21", "PA22", "PA23", 632*4882a593Smuzhiyun "PA24", "PA25", "PA26", "PA27"; 633*4882a593Smuzhiyun function = "gmac"; 634*4882a593Smuzhiyun /* 635*4882a593Smuzhiyun * data lines in GMII mode run at 125MHz and 636*4882a593Smuzhiyun * might need a higher signal drive strength 637*4882a593Smuzhiyun */ 638*4882a593Smuzhiyun drive-strength = <30>; 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun gmac_mii_pins: gmac-mii-pins { 642*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", "PA3", 643*4882a593Smuzhiyun "PA8", "PA9", "PA11", 644*4882a593Smuzhiyun "PA12", "PA13", "PA14", "PA19", 645*4882a593Smuzhiyun "PA20", "PA21", "PA22", "PA23", 646*4882a593Smuzhiyun "PA24", "PA26", "PA27"; 647*4882a593Smuzhiyun function = "gmac"; 648*4882a593Smuzhiyun }; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun gmac_rgmii_pins: gmac-rgmii-pins { 651*4882a593Smuzhiyun pins = "PA0", "PA1", "PA2", "PA3", 652*4882a593Smuzhiyun "PA9", "PA10", "PA11", 653*4882a593Smuzhiyun "PA12", "PA13", "PA14", "PA19", 654*4882a593Smuzhiyun "PA20", "PA25", "PA26", "PA27"; 655*4882a593Smuzhiyun function = "gmac"; 656*4882a593Smuzhiyun /* 657*4882a593Smuzhiyun * data lines in RGMII mode use DDR mode 658*4882a593Smuzhiyun * and need a higher signal drive strength 659*4882a593Smuzhiyun */ 660*4882a593Smuzhiyun drive-strength = <40>; 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun i2c0_pins: i2c0-pins { 664*4882a593Smuzhiyun pins = "PH14", "PH15"; 665*4882a593Smuzhiyun function = "i2c0"; 666*4882a593Smuzhiyun }; 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun i2c1_pins: i2c1-pins { 669*4882a593Smuzhiyun pins = "PH16", "PH17"; 670*4882a593Smuzhiyun function = "i2c1"; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun i2c2_pins: i2c2-pins { 674*4882a593Smuzhiyun pins = "PH18", "PH19"; 675*4882a593Smuzhiyun function = "i2c2"; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun lcd0_rgb888_pins: lcd0-rgb888-pins { 679*4882a593Smuzhiyun pins = "PD0", "PD1", "PD2", "PD3", 680*4882a593Smuzhiyun "PD4", "PD5", "PD6", "PD7", 681*4882a593Smuzhiyun "PD8", "PD9", "PD10", "PD11", 682*4882a593Smuzhiyun "PD12", "PD13", "PD14", "PD15", 683*4882a593Smuzhiyun "PD16", "PD17", "PD18", "PD19", 684*4882a593Smuzhiyun "PD20", "PD21", "PD22", "PD23", 685*4882a593Smuzhiyun "PD24", "PD25", "PD26", "PD27"; 686*4882a593Smuzhiyun function = "lcd0"; 687*4882a593Smuzhiyun }; 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun mmc0_pins: mmc0-pins { 690*4882a593Smuzhiyun pins = "PF0", "PF1", "PF2", 691*4882a593Smuzhiyun "PF3", "PF4", "PF5"; 692*4882a593Smuzhiyun function = "mmc0"; 693*4882a593Smuzhiyun drive-strength = <30>; 694*4882a593Smuzhiyun bias-pull-up; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun mmc1_pins: mmc1-pins { 698*4882a593Smuzhiyun pins = "PG0", "PG1", "PG2", "PG3", 699*4882a593Smuzhiyun "PG4", "PG5"; 700*4882a593Smuzhiyun function = "mmc1"; 701*4882a593Smuzhiyun drive-strength = <30>; 702*4882a593Smuzhiyun bias-pull-up; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun mmc2_4bit_pins: mmc2-4bit-pins { 706*4882a593Smuzhiyun pins = "PC6", "PC7", "PC8", "PC9", 707*4882a593Smuzhiyun "PC10", "PC11"; 708*4882a593Smuzhiyun function = "mmc2"; 709*4882a593Smuzhiyun drive-strength = <30>; 710*4882a593Smuzhiyun bias-pull-up; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun mmc2_8bit_emmc_pins: mmc2-8bit-emmc-pins { 714*4882a593Smuzhiyun pins = "PC6", "PC7", "PC8", "PC9", 715*4882a593Smuzhiyun "PC10", "PC11", "PC12", 716*4882a593Smuzhiyun "PC13", "PC14", "PC15", 717*4882a593Smuzhiyun "PC24"; 718*4882a593Smuzhiyun function = "mmc2"; 719*4882a593Smuzhiyun drive-strength = <30>; 720*4882a593Smuzhiyun bias-pull-up; 721*4882a593Smuzhiyun }; 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun mmc3_8bit_emmc_pins: mmc3-8bit-emmc-pins { 724*4882a593Smuzhiyun pins = "PC6", "PC7", "PC8", "PC9", 725*4882a593Smuzhiyun "PC10", "PC11", "PC12", 726*4882a593Smuzhiyun "PC13", "PC14", "PC15", 727*4882a593Smuzhiyun "PC24"; 728*4882a593Smuzhiyun function = "mmc3"; 729*4882a593Smuzhiyun drive-strength = <40>; 730*4882a593Smuzhiyun bias-pull-up; 731*4882a593Smuzhiyun }; 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun spdif_tx_pin: spdif-tx-pin { 734*4882a593Smuzhiyun pins = "PH28"; 735*4882a593Smuzhiyun function = "spdif"; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun uart0_ph_pins: uart0-ph-pins { 739*4882a593Smuzhiyun pins = "PH20", "PH21"; 740*4882a593Smuzhiyun function = "uart0"; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun }; 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun timer@1c20c00 { 745*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-timer"; 746*4882a593Smuzhiyun reg = <0x01c20c00 0xa0>; 747*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 748*4882a593Smuzhiyun <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 749*4882a593Smuzhiyun <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>, 750*4882a593Smuzhiyun <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>, 751*4882a593Smuzhiyun <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>, 752*4882a593Smuzhiyun <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 753*4882a593Smuzhiyun clocks = <&osc24M>; 754*4882a593Smuzhiyun }; 755*4882a593Smuzhiyun 756*4882a593Smuzhiyun wdt1: watchdog@1c20ca0 { 757*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-wdt"; 758*4882a593Smuzhiyun reg = <0x01c20ca0 0x20>; 759*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 760*4882a593Smuzhiyun clocks = <&osc24M>; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun spdif: spdif@1c21000 { 764*4882a593Smuzhiyun #sound-dai-cells = <0>; 765*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-spdif"; 766*4882a593Smuzhiyun reg = <0x01c21000 0x400>; 767*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 768*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_SPDIF>, <&ccu CLK_SPDIF>; 769*4882a593Smuzhiyun resets = <&ccu RST_APB1_SPDIF>; 770*4882a593Smuzhiyun clock-names = "apb", "spdif"; 771*4882a593Smuzhiyun dmas = <&dma 2>, <&dma 2>; 772*4882a593Smuzhiyun dma-names = "rx", "tx"; 773*4882a593Smuzhiyun status = "disabled"; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun i2s0: i2s@1c22000 { 777*4882a593Smuzhiyun #sound-dai-cells = <0>; 778*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2s"; 779*4882a593Smuzhiyun reg = <0x01c22000 0x400>; 780*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 781*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_DAUDIO0>, <&ccu CLK_DAUDIO0>; 782*4882a593Smuzhiyun resets = <&ccu RST_APB1_DAUDIO0>; 783*4882a593Smuzhiyun clock-names = "apb", "mod"; 784*4882a593Smuzhiyun dmas = <&dma 3>, <&dma 3>; 785*4882a593Smuzhiyun dma-names = "rx", "tx"; 786*4882a593Smuzhiyun status = "disabled"; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun i2s1: i2s@1c22400 { 790*4882a593Smuzhiyun #sound-dai-cells = <0>; 791*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2s"; 792*4882a593Smuzhiyun reg = <0x01c22400 0x400>; 793*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 794*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_DAUDIO1>, <&ccu CLK_DAUDIO1>; 795*4882a593Smuzhiyun resets = <&ccu RST_APB1_DAUDIO1>; 796*4882a593Smuzhiyun clock-names = "apb", "mod"; 797*4882a593Smuzhiyun dmas = <&dma 4>, <&dma 4>; 798*4882a593Smuzhiyun dma-names = "rx", "tx"; 799*4882a593Smuzhiyun status = "disabled"; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun lradc: lradc@1c22800 { 803*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-lradc-keys"; 804*4882a593Smuzhiyun reg = <0x01c22800 0x100>; 805*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun status = "disabled"; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun rtp: rtp@1c25000 { 810*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ts"; 811*4882a593Smuzhiyun reg = <0x01c25000 0x100>; 812*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 813*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 814*4882a593Smuzhiyun }; 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun uart0: serial@1c28000 { 817*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 818*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 819*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 820*4882a593Smuzhiyun reg-shift = <2>; 821*4882a593Smuzhiyun reg-io-width = <4>; 822*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_UART0>; 823*4882a593Smuzhiyun resets = <&ccu RST_APB2_UART0>; 824*4882a593Smuzhiyun dmas = <&dma 6>, <&dma 6>; 825*4882a593Smuzhiyun dma-names = "rx", "tx"; 826*4882a593Smuzhiyun status = "disabled"; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun uart1: serial@1c28400 { 830*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 831*4882a593Smuzhiyun reg = <0x01c28400 0x400>; 832*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 833*4882a593Smuzhiyun reg-shift = <2>; 834*4882a593Smuzhiyun reg-io-width = <4>; 835*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_UART1>; 836*4882a593Smuzhiyun resets = <&ccu RST_APB2_UART1>; 837*4882a593Smuzhiyun dmas = <&dma 7>, <&dma 7>; 838*4882a593Smuzhiyun dma-names = "rx", "tx"; 839*4882a593Smuzhiyun status = "disabled"; 840*4882a593Smuzhiyun }; 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun uart2: serial@1c28800 { 843*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 844*4882a593Smuzhiyun reg = <0x01c28800 0x400>; 845*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 846*4882a593Smuzhiyun reg-shift = <2>; 847*4882a593Smuzhiyun reg-io-width = <4>; 848*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_UART2>; 849*4882a593Smuzhiyun resets = <&ccu RST_APB2_UART2>; 850*4882a593Smuzhiyun dmas = <&dma 8>, <&dma 8>; 851*4882a593Smuzhiyun dma-names = "rx", "tx"; 852*4882a593Smuzhiyun status = "disabled"; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun uart3: serial@1c28c00 { 856*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 857*4882a593Smuzhiyun reg = <0x01c28c00 0x400>; 858*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 859*4882a593Smuzhiyun reg-shift = <2>; 860*4882a593Smuzhiyun reg-io-width = <4>; 861*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_UART3>; 862*4882a593Smuzhiyun resets = <&ccu RST_APB2_UART3>; 863*4882a593Smuzhiyun dmas = <&dma 9>, <&dma 9>; 864*4882a593Smuzhiyun dma-names = "rx", "tx"; 865*4882a593Smuzhiyun status = "disabled"; 866*4882a593Smuzhiyun }; 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun uart4: serial@1c29000 { 869*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 870*4882a593Smuzhiyun reg = <0x01c29000 0x400>; 871*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 872*4882a593Smuzhiyun reg-shift = <2>; 873*4882a593Smuzhiyun reg-io-width = <4>; 874*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_UART4>; 875*4882a593Smuzhiyun resets = <&ccu RST_APB2_UART4>; 876*4882a593Smuzhiyun dmas = <&dma 10>, <&dma 10>; 877*4882a593Smuzhiyun dma-names = "rx", "tx"; 878*4882a593Smuzhiyun status = "disabled"; 879*4882a593Smuzhiyun }; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun uart5: serial@1c29400 { 882*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 883*4882a593Smuzhiyun reg = <0x01c29400 0x400>; 884*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 885*4882a593Smuzhiyun reg-shift = <2>; 886*4882a593Smuzhiyun reg-io-width = <4>; 887*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_UART5>; 888*4882a593Smuzhiyun resets = <&ccu RST_APB2_UART5>; 889*4882a593Smuzhiyun dmas = <&dma 22>, <&dma 22>; 890*4882a593Smuzhiyun dma-names = "rx", "tx"; 891*4882a593Smuzhiyun status = "disabled"; 892*4882a593Smuzhiyun }; 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun i2c0: i2c@1c2ac00 { 895*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 896*4882a593Smuzhiyun reg = <0x01c2ac00 0x400>; 897*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 898*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_I2C0>; 899*4882a593Smuzhiyun resets = <&ccu RST_APB2_I2C0>; 900*4882a593Smuzhiyun pinctrl-names = "default"; 901*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 902*4882a593Smuzhiyun status = "disabled"; 903*4882a593Smuzhiyun #address-cells = <1>; 904*4882a593Smuzhiyun #size-cells = <0>; 905*4882a593Smuzhiyun }; 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun i2c1: i2c@1c2b000 { 908*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 909*4882a593Smuzhiyun reg = <0x01c2b000 0x400>; 910*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 911*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_I2C1>; 912*4882a593Smuzhiyun resets = <&ccu RST_APB2_I2C1>; 913*4882a593Smuzhiyun pinctrl-names = "default"; 914*4882a593Smuzhiyun pinctrl-0 = <&i2c1_pins>; 915*4882a593Smuzhiyun status = "disabled"; 916*4882a593Smuzhiyun #address-cells = <1>; 917*4882a593Smuzhiyun #size-cells = <0>; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun i2c2: i2c@1c2b400 { 921*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 922*4882a593Smuzhiyun reg = <0x01c2b400 0x400>; 923*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 924*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_I2C2>; 925*4882a593Smuzhiyun resets = <&ccu RST_APB2_I2C2>; 926*4882a593Smuzhiyun pinctrl-names = "default"; 927*4882a593Smuzhiyun pinctrl-0 = <&i2c2_pins>; 928*4882a593Smuzhiyun status = "disabled"; 929*4882a593Smuzhiyun #address-cells = <1>; 930*4882a593Smuzhiyun #size-cells = <0>; 931*4882a593Smuzhiyun }; 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun i2c3: i2c@1c2b800 { 934*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 935*4882a593Smuzhiyun reg = <0x01c2b800 0x400>; 936*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 937*4882a593Smuzhiyun clocks = <&ccu CLK_APB2_I2C3>; 938*4882a593Smuzhiyun resets = <&ccu RST_APB2_I2C3>; 939*4882a593Smuzhiyun status = "disabled"; 940*4882a593Smuzhiyun #address-cells = <1>; 941*4882a593Smuzhiyun #size-cells = <0>; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun gmac: ethernet@1c30000 { 945*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-gmac"; 946*4882a593Smuzhiyun reg = <0x01c30000 0x1054>; 947*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 948*4882a593Smuzhiyun interrupt-names = "macirq"; 949*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>; 950*4882a593Smuzhiyun clock-names = "stmmaceth", "allwinner_gmac_tx"; 951*4882a593Smuzhiyun resets = <&ccu RST_AHB1_EMAC>; 952*4882a593Smuzhiyun reset-names = "stmmaceth"; 953*4882a593Smuzhiyun snps,pbl = <2>; 954*4882a593Smuzhiyun snps,fixed-burst; 955*4882a593Smuzhiyun snps,force_sf_dma_mode; 956*4882a593Smuzhiyun status = "disabled"; 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun mdio: mdio { 959*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 960*4882a593Smuzhiyun #address-cells = <1>; 961*4882a593Smuzhiyun #size-cells = <0>; 962*4882a593Smuzhiyun }; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun crypto: crypto-engine@1c15000 { 966*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-crypto", 967*4882a593Smuzhiyun "allwinner,sun4i-a10-crypto"; 968*4882a593Smuzhiyun reg = <0x01c15000 0x1000>; 969*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 970*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>; 971*4882a593Smuzhiyun clock-names = "ahb", "mod"; 972*4882a593Smuzhiyun resets = <&ccu RST_AHB1_SS>; 973*4882a593Smuzhiyun reset-names = "ahb"; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun codec: codec@1c22c00 { 977*4882a593Smuzhiyun #sound-dai-cells = <0>; 978*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-codec"; 979*4882a593Smuzhiyun reg = <0x01c22c00 0x400>; 980*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 981*4882a593Smuzhiyun clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>; 982*4882a593Smuzhiyun clock-names = "apb", "codec"; 983*4882a593Smuzhiyun resets = <&ccu RST_APB1_CODEC>; 984*4882a593Smuzhiyun dmas = <&dma 15>, <&dma 15>; 985*4882a593Smuzhiyun dma-names = "rx", "tx"; 986*4882a593Smuzhiyun status = "disabled"; 987*4882a593Smuzhiyun }; 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun timer@1c60000 { 990*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-hstimer", 991*4882a593Smuzhiyun "allwinner,sun7i-a20-hstimer"; 992*4882a593Smuzhiyun reg = <0x01c60000 0x1000>; 993*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 994*4882a593Smuzhiyun <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 995*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 996*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 997*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_HSTIMER>; 998*4882a593Smuzhiyun resets = <&ccu RST_AHB1_HSTIMER>; 999*4882a593Smuzhiyun }; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun spi0: spi@1c68000 { 1002*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-spi"; 1003*4882a593Smuzhiyun reg = <0x01c68000 0x1000>; 1004*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 1005*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>; 1006*4882a593Smuzhiyun clock-names = "ahb", "mod"; 1007*4882a593Smuzhiyun dmas = <&dma 23>, <&dma 23>; 1008*4882a593Smuzhiyun dma-names = "rx", "tx"; 1009*4882a593Smuzhiyun resets = <&ccu RST_AHB1_SPI0>; 1010*4882a593Smuzhiyun status = "disabled"; 1011*4882a593Smuzhiyun #address-cells = <1>; 1012*4882a593Smuzhiyun #size-cells = <0>; 1013*4882a593Smuzhiyun }; 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun spi1: spi@1c69000 { 1016*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-spi"; 1017*4882a593Smuzhiyun reg = <0x01c69000 0x1000>; 1018*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 1019*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>; 1020*4882a593Smuzhiyun clock-names = "ahb", "mod"; 1021*4882a593Smuzhiyun dmas = <&dma 24>, <&dma 24>; 1022*4882a593Smuzhiyun dma-names = "rx", "tx"; 1023*4882a593Smuzhiyun resets = <&ccu RST_AHB1_SPI1>; 1024*4882a593Smuzhiyun status = "disabled"; 1025*4882a593Smuzhiyun #address-cells = <1>; 1026*4882a593Smuzhiyun #size-cells = <0>; 1027*4882a593Smuzhiyun }; 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun spi2: spi@1c6a000 { 1030*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-spi"; 1031*4882a593Smuzhiyun reg = <0x01c6a000 0x1000>; 1032*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 1033*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>; 1034*4882a593Smuzhiyun clock-names = "ahb", "mod"; 1035*4882a593Smuzhiyun dmas = <&dma 25>, <&dma 25>; 1036*4882a593Smuzhiyun dma-names = "rx", "tx"; 1037*4882a593Smuzhiyun resets = <&ccu RST_AHB1_SPI2>; 1038*4882a593Smuzhiyun status = "disabled"; 1039*4882a593Smuzhiyun #address-cells = <1>; 1040*4882a593Smuzhiyun #size-cells = <0>; 1041*4882a593Smuzhiyun }; 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun spi3: spi@1c6b000 { 1044*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-spi"; 1045*4882a593Smuzhiyun reg = <0x01c6b000 0x1000>; 1046*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 1047*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>; 1048*4882a593Smuzhiyun clock-names = "ahb", "mod"; 1049*4882a593Smuzhiyun dmas = <&dma 26>, <&dma 26>; 1050*4882a593Smuzhiyun dma-names = "rx", "tx"; 1051*4882a593Smuzhiyun resets = <&ccu RST_AHB1_SPI3>; 1052*4882a593Smuzhiyun status = "disabled"; 1053*4882a593Smuzhiyun #address-cells = <1>; 1054*4882a593Smuzhiyun #size-cells = <0>; 1055*4882a593Smuzhiyun }; 1056*4882a593Smuzhiyun 1057*4882a593Smuzhiyun gic: interrupt-controller@1c81000 { 1058*4882a593Smuzhiyun compatible = "arm,gic-400"; 1059*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 1060*4882a593Smuzhiyun <0x01c82000 0x2000>, 1061*4882a593Smuzhiyun <0x01c84000 0x2000>, 1062*4882a593Smuzhiyun <0x01c86000 0x2000>; 1063*4882a593Smuzhiyun interrupt-controller; 1064*4882a593Smuzhiyun #interrupt-cells = <3>; 1065*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 1066*4882a593Smuzhiyun }; 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun fe0: display-frontend@1e00000 { 1069*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-display-frontend"; 1070*4882a593Smuzhiyun reg = <0x01e00000 0x20000>; 1071*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 1072*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>, 1073*4882a593Smuzhiyun <&ccu CLK_DRAM_FE0>; 1074*4882a593Smuzhiyun clock-names = "ahb", "mod", 1075*4882a593Smuzhiyun "ram"; 1076*4882a593Smuzhiyun resets = <&ccu RST_AHB1_FE0>; 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun ports { 1079*4882a593Smuzhiyun #address-cells = <1>; 1080*4882a593Smuzhiyun #size-cells = <0>; 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun fe0_out: port@1 { 1083*4882a593Smuzhiyun #address-cells = <1>; 1084*4882a593Smuzhiyun #size-cells = <0>; 1085*4882a593Smuzhiyun reg = <1>; 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun fe0_out_be0: endpoint@0 { 1088*4882a593Smuzhiyun reg = <0>; 1089*4882a593Smuzhiyun remote-endpoint = <&be0_in_fe0>; 1090*4882a593Smuzhiyun }; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun fe0_out_be1: endpoint@1 { 1093*4882a593Smuzhiyun reg = <1>; 1094*4882a593Smuzhiyun remote-endpoint = <&be1_in_fe0>; 1095*4882a593Smuzhiyun }; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun }; 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun fe1: display-frontend@1e20000 { 1101*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-display-frontend"; 1102*4882a593Smuzhiyun reg = <0x01e20000 0x20000>; 1103*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 1104*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_FE1>, <&ccu CLK_FE1>, 1105*4882a593Smuzhiyun <&ccu CLK_DRAM_FE1>; 1106*4882a593Smuzhiyun clock-names = "ahb", "mod", 1107*4882a593Smuzhiyun "ram"; 1108*4882a593Smuzhiyun resets = <&ccu RST_AHB1_FE1>; 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun ports { 1111*4882a593Smuzhiyun #address-cells = <1>; 1112*4882a593Smuzhiyun #size-cells = <0>; 1113*4882a593Smuzhiyun 1114*4882a593Smuzhiyun fe1_out: port@1 { 1115*4882a593Smuzhiyun #address-cells = <1>; 1116*4882a593Smuzhiyun #size-cells = <0>; 1117*4882a593Smuzhiyun reg = <1>; 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun fe1_out_be0: endpoint@0 { 1120*4882a593Smuzhiyun reg = <0>; 1121*4882a593Smuzhiyun remote-endpoint = <&be0_in_fe1>; 1122*4882a593Smuzhiyun }; 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun fe1_out_be1: endpoint@1 { 1125*4882a593Smuzhiyun reg = <1>; 1126*4882a593Smuzhiyun remote-endpoint = <&be1_in_fe1>; 1127*4882a593Smuzhiyun }; 1128*4882a593Smuzhiyun }; 1129*4882a593Smuzhiyun }; 1130*4882a593Smuzhiyun }; 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun be1: display-backend@1e40000 { 1133*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-display-backend"; 1134*4882a593Smuzhiyun reg = <0x01e40000 0x10000>; 1135*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 1136*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_BE1>, <&ccu CLK_BE1>, 1137*4882a593Smuzhiyun <&ccu CLK_DRAM_BE1>; 1138*4882a593Smuzhiyun clock-names = "ahb", "mod", 1139*4882a593Smuzhiyun "ram"; 1140*4882a593Smuzhiyun resets = <&ccu RST_AHB1_BE1>; 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun ports { 1143*4882a593Smuzhiyun #address-cells = <1>; 1144*4882a593Smuzhiyun #size-cells = <0>; 1145*4882a593Smuzhiyun 1146*4882a593Smuzhiyun be1_in: port@0 { 1147*4882a593Smuzhiyun #address-cells = <1>; 1148*4882a593Smuzhiyun #size-cells = <0>; 1149*4882a593Smuzhiyun reg = <0>; 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun be1_in_fe0: endpoint@0 { 1152*4882a593Smuzhiyun reg = <0>; 1153*4882a593Smuzhiyun remote-endpoint = <&fe0_out_be1>; 1154*4882a593Smuzhiyun }; 1155*4882a593Smuzhiyun 1156*4882a593Smuzhiyun be1_in_fe1: endpoint@1 { 1157*4882a593Smuzhiyun reg = <1>; 1158*4882a593Smuzhiyun remote-endpoint = <&fe1_out_be1>; 1159*4882a593Smuzhiyun }; 1160*4882a593Smuzhiyun }; 1161*4882a593Smuzhiyun 1162*4882a593Smuzhiyun be1_out: port@1 { 1163*4882a593Smuzhiyun #address-cells = <1>; 1164*4882a593Smuzhiyun #size-cells = <0>; 1165*4882a593Smuzhiyun reg = <1>; 1166*4882a593Smuzhiyun 1167*4882a593Smuzhiyun be1_out_drc1: endpoint@1 { 1168*4882a593Smuzhiyun reg = <1>; 1169*4882a593Smuzhiyun remote-endpoint = <&drc1_in_be1>; 1170*4882a593Smuzhiyun }; 1171*4882a593Smuzhiyun }; 1172*4882a593Smuzhiyun }; 1173*4882a593Smuzhiyun }; 1174*4882a593Smuzhiyun 1175*4882a593Smuzhiyun drc1: drc@1e50000 { 1176*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-drc"; 1177*4882a593Smuzhiyun reg = <0x01e50000 0x10000>; 1178*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 1179*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_DRC1>, <&ccu CLK_IEP_DRC1>, 1180*4882a593Smuzhiyun <&ccu CLK_DRAM_DRC1>; 1181*4882a593Smuzhiyun clock-names = "ahb", "mod", 1182*4882a593Smuzhiyun "ram"; 1183*4882a593Smuzhiyun resets = <&ccu RST_AHB1_DRC1>; 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun ports { 1186*4882a593Smuzhiyun #address-cells = <1>; 1187*4882a593Smuzhiyun #size-cells = <0>; 1188*4882a593Smuzhiyun 1189*4882a593Smuzhiyun drc1_in: port@0 { 1190*4882a593Smuzhiyun #address-cells = <1>; 1191*4882a593Smuzhiyun #size-cells = <0>; 1192*4882a593Smuzhiyun reg = <0>; 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun drc1_in_be1: endpoint@1 { 1195*4882a593Smuzhiyun reg = <1>; 1196*4882a593Smuzhiyun remote-endpoint = <&be1_out_drc1>; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun }; 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun drc1_out: port@1 { 1201*4882a593Smuzhiyun #address-cells = <1>; 1202*4882a593Smuzhiyun #size-cells = <0>; 1203*4882a593Smuzhiyun reg = <1>; 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun drc1_out_tcon0: endpoint@0 { 1206*4882a593Smuzhiyun reg = <0>; 1207*4882a593Smuzhiyun remote-endpoint = <&tcon0_in_drc1>; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun drc1_out_tcon1: endpoint@1 { 1211*4882a593Smuzhiyun reg = <1>; 1212*4882a593Smuzhiyun remote-endpoint = <&tcon1_in_drc1>; 1213*4882a593Smuzhiyun }; 1214*4882a593Smuzhiyun }; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun }; 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun be0: display-backend@1e60000 { 1219*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-display-backend"; 1220*4882a593Smuzhiyun reg = <0x01e60000 0x10000>; 1221*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 1222*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>, 1223*4882a593Smuzhiyun <&ccu CLK_DRAM_BE0>; 1224*4882a593Smuzhiyun clock-names = "ahb", "mod", 1225*4882a593Smuzhiyun "ram"; 1226*4882a593Smuzhiyun resets = <&ccu RST_AHB1_BE0>; 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun ports { 1229*4882a593Smuzhiyun #address-cells = <1>; 1230*4882a593Smuzhiyun #size-cells = <0>; 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun be0_in: port@0 { 1233*4882a593Smuzhiyun #address-cells = <1>; 1234*4882a593Smuzhiyun #size-cells = <0>; 1235*4882a593Smuzhiyun reg = <0>; 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun be0_in_fe0: endpoint@0 { 1238*4882a593Smuzhiyun reg = <0>; 1239*4882a593Smuzhiyun remote-endpoint = <&fe0_out_be0>; 1240*4882a593Smuzhiyun }; 1241*4882a593Smuzhiyun 1242*4882a593Smuzhiyun be0_in_fe1: endpoint@1 { 1243*4882a593Smuzhiyun reg = <1>; 1244*4882a593Smuzhiyun remote-endpoint = <&fe1_out_be0>; 1245*4882a593Smuzhiyun }; 1246*4882a593Smuzhiyun }; 1247*4882a593Smuzhiyun 1248*4882a593Smuzhiyun be0_out: port@1 { 1249*4882a593Smuzhiyun reg = <1>; 1250*4882a593Smuzhiyun 1251*4882a593Smuzhiyun be0_out_drc0: endpoint { 1252*4882a593Smuzhiyun remote-endpoint = <&drc0_in_be0>; 1253*4882a593Smuzhiyun }; 1254*4882a593Smuzhiyun }; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun }; 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun drc0: drc@1e70000 { 1259*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-drc"; 1260*4882a593Smuzhiyun reg = <0x01e70000 0x10000>; 1261*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 1262*4882a593Smuzhiyun clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>, 1263*4882a593Smuzhiyun <&ccu CLK_DRAM_DRC0>; 1264*4882a593Smuzhiyun clock-names = "ahb", "mod", 1265*4882a593Smuzhiyun "ram"; 1266*4882a593Smuzhiyun resets = <&ccu RST_AHB1_DRC0>; 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun ports { 1269*4882a593Smuzhiyun #address-cells = <1>; 1270*4882a593Smuzhiyun #size-cells = <0>; 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun drc0_in: port@0 { 1273*4882a593Smuzhiyun reg = <0>; 1274*4882a593Smuzhiyun 1275*4882a593Smuzhiyun drc0_in_be0: endpoint { 1276*4882a593Smuzhiyun remote-endpoint = <&be0_out_drc0>; 1277*4882a593Smuzhiyun }; 1278*4882a593Smuzhiyun }; 1279*4882a593Smuzhiyun 1280*4882a593Smuzhiyun drc0_out: port@1 { 1281*4882a593Smuzhiyun #address-cells = <1>; 1282*4882a593Smuzhiyun #size-cells = <0>; 1283*4882a593Smuzhiyun reg = <1>; 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun drc0_out_tcon0: endpoint@0 { 1286*4882a593Smuzhiyun reg = <0>; 1287*4882a593Smuzhiyun remote-endpoint = <&tcon0_in_drc0>; 1288*4882a593Smuzhiyun }; 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun drc0_out_tcon1: endpoint@1 { 1291*4882a593Smuzhiyun reg = <1>; 1292*4882a593Smuzhiyun remote-endpoint = <&tcon1_in_drc0>; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun }; 1295*4882a593Smuzhiyun }; 1296*4882a593Smuzhiyun }; 1297*4882a593Smuzhiyun 1298*4882a593Smuzhiyun rtc: rtc@1f00000 { 1299*4882a593Smuzhiyun #clock-cells = <1>; 1300*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-rtc"; 1301*4882a593Smuzhiyun reg = <0x01f00000 0x54>; 1302*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 1303*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 1304*4882a593Smuzhiyun clocks = <&osc32k>; 1305*4882a593Smuzhiyun clock-output-names = "osc32k"; 1306*4882a593Smuzhiyun }; 1307*4882a593Smuzhiyun 1308*4882a593Smuzhiyun nmi_intc: interrupt-controller@1f00c00 { 1309*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-r-intc"; 1310*4882a593Smuzhiyun interrupt-controller; 1311*4882a593Smuzhiyun #interrupt-cells = <2>; 1312*4882a593Smuzhiyun reg = <0x01f00c00 0x400>; 1313*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun prcm@1f01400 { 1317*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-prcm"; 1318*4882a593Smuzhiyun reg = <0x01f01400 0x200>; 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun ar100: ar100_clk { 1321*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ar100-clk"; 1322*4882a593Smuzhiyun #clock-cells = <0>; 1323*4882a593Smuzhiyun clocks = <&rtc 0>, <&osc24M>, 1324*4882a593Smuzhiyun <&ccu CLK_PLL_PERIPH>, 1325*4882a593Smuzhiyun <&ccu CLK_PLL_PERIPH>; 1326*4882a593Smuzhiyun clock-output-names = "ar100"; 1327*4882a593Smuzhiyun }; 1328*4882a593Smuzhiyun 1329*4882a593Smuzhiyun ahb0: ahb0_clk { 1330*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1331*4882a593Smuzhiyun #clock-cells = <0>; 1332*4882a593Smuzhiyun clock-div = <1>; 1333*4882a593Smuzhiyun clock-mult = <1>; 1334*4882a593Smuzhiyun clocks = <&ar100>; 1335*4882a593Smuzhiyun clock-output-names = "ahb0"; 1336*4882a593Smuzhiyun }; 1337*4882a593Smuzhiyun 1338*4882a593Smuzhiyun apb0: apb0_clk { 1339*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-apb0-clk"; 1340*4882a593Smuzhiyun #clock-cells = <0>; 1341*4882a593Smuzhiyun clocks = <&ahb0>; 1342*4882a593Smuzhiyun clock-output-names = "apb0"; 1343*4882a593Smuzhiyun }; 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun apb0_gates: apb0_gates_clk { 1346*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-apb0-gates-clk"; 1347*4882a593Smuzhiyun #clock-cells = <1>; 1348*4882a593Smuzhiyun clocks = <&apb0>; 1349*4882a593Smuzhiyun clock-output-names = "apb0_pio", "apb0_ir", 1350*4882a593Smuzhiyun "apb0_timer", "apb0_p2wi", 1351*4882a593Smuzhiyun "apb0_uart", "apb0_1wire", 1352*4882a593Smuzhiyun "apb0_i2c"; 1353*4882a593Smuzhiyun }; 1354*4882a593Smuzhiyun 1355*4882a593Smuzhiyun ir_clk: ir_clk { 1356*4882a593Smuzhiyun #clock-cells = <0>; 1357*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-mod0-clk"; 1358*4882a593Smuzhiyun clocks = <&rtc 0>, <&osc24M>; 1359*4882a593Smuzhiyun clock-output-names = "ir"; 1360*4882a593Smuzhiyun }; 1361*4882a593Smuzhiyun 1362*4882a593Smuzhiyun apb0_rst: apb0_rst { 1363*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-clock-reset"; 1364*4882a593Smuzhiyun #reset-cells = <1>; 1365*4882a593Smuzhiyun }; 1366*4882a593Smuzhiyun }; 1367*4882a593Smuzhiyun 1368*4882a593Smuzhiyun cpucfg@1f01c00 { 1369*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-cpuconfig"; 1370*4882a593Smuzhiyun reg = <0x01f01c00 0x300>; 1371*4882a593Smuzhiyun }; 1372*4882a593Smuzhiyun 1373*4882a593Smuzhiyun ir: ir@1f02000 { 1374*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ir"; 1375*4882a593Smuzhiyun clocks = <&apb0_gates 1>, <&ir_clk>; 1376*4882a593Smuzhiyun clock-names = "apb", "ir"; 1377*4882a593Smuzhiyun resets = <&apb0_rst 1>; 1378*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1379*4882a593Smuzhiyun reg = <0x01f02000 0x40>; 1380*4882a593Smuzhiyun status = "disabled"; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun r_pio: pinctrl@1f02c00 { 1384*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-r-pinctrl"; 1385*4882a593Smuzhiyun reg = <0x01f02c00 0x400>; 1386*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 1387*4882a593Smuzhiyun <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1388*4882a593Smuzhiyun clocks = <&apb0_gates 0>, <&osc24M>, <&rtc 0>; 1389*4882a593Smuzhiyun clock-names = "apb", "hosc", "losc"; 1390*4882a593Smuzhiyun resets = <&apb0_rst 0>; 1391*4882a593Smuzhiyun gpio-controller; 1392*4882a593Smuzhiyun interrupt-controller; 1393*4882a593Smuzhiyun #interrupt-cells = <3>; 1394*4882a593Smuzhiyun #gpio-cells = <3>; 1395*4882a593Smuzhiyun 1396*4882a593Smuzhiyun s_ir_rx_pin: s-ir-rx-pin { 1397*4882a593Smuzhiyun pins = "PL4"; 1398*4882a593Smuzhiyun function = "s_ir"; 1399*4882a593Smuzhiyun }; 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun s_p2wi_pins: s-p2wi-pins { 1402*4882a593Smuzhiyun pins = "PL0", "PL1"; 1403*4882a593Smuzhiyun function = "s_p2wi"; 1404*4882a593Smuzhiyun }; 1405*4882a593Smuzhiyun }; 1406*4882a593Smuzhiyun 1407*4882a593Smuzhiyun p2wi: i2c@1f03400 { 1408*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-p2wi"; 1409*4882a593Smuzhiyun reg = <0x01f03400 0x400>; 1410*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 1411*4882a593Smuzhiyun clocks = <&apb0_gates 3>; 1412*4882a593Smuzhiyun clock-frequency = <100000>; 1413*4882a593Smuzhiyun resets = <&apb0_rst 3>; 1414*4882a593Smuzhiyun pinctrl-names = "default"; 1415*4882a593Smuzhiyun pinctrl-0 = <&s_p2wi_pins>; 1416*4882a593Smuzhiyun status = "disabled"; 1417*4882a593Smuzhiyun #address-cells = <1>; 1418*4882a593Smuzhiyun #size-cells = <0>; 1419*4882a593Smuzhiyun }; 1420*4882a593Smuzhiyun }; 1421*4882a593Smuzhiyun}; 1422