xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/sun4i-a10.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2012 Stefan Roese
3*4882a593Smuzhiyun * Stefan Roese <sr@denx.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
8*4882a593Smuzhiyun * whole.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *  a) This library is free software; you can redistribute it and/or
11*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
12*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
13*4882a593Smuzhiyun *     License, or (at your option) any later version.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *     This library is distributed in the hope that it will be useful,
16*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
17*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18*4882a593Smuzhiyun *     GNU General Public License for more details.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Or, alternatively,
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
23*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
24*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
25*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
26*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
27*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
28*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
29*4882a593Smuzhiyun *     conditions:
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
32*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
36*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
37*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
38*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
39*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
40*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
41*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
45*4882a593Smuzhiyun#include <dt-bindings/dma/sun4i-a10.h>
46*4882a593Smuzhiyun#include <dt-bindings/clock/sun4i-a10-ccu.h>
47*4882a593Smuzhiyun#include <dt-bindings/reset/sun4i-a10-ccu.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun/ {
50*4882a593Smuzhiyun	#address-cells = <1>;
51*4882a593Smuzhiyun	#size-cells = <1>;
52*4882a593Smuzhiyun	interrupt-parent = <&intc>;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	aliases {
55*4882a593Smuzhiyun		ethernet0 = &emac;
56*4882a593Smuzhiyun	};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	chosen {
59*4882a593Smuzhiyun		#address-cells = <1>;
60*4882a593Smuzhiyun		#size-cells = <1>;
61*4882a593Smuzhiyun		ranges;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		framebuffer-lcd0-hdmi {
64*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
65*4882a593Smuzhiyun				     "simple-framebuffer";
66*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-hdmi";
67*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>,
68*4882a593Smuzhiyun				 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
69*4882a593Smuzhiyun				 <&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_DE_BE0>;
70*4882a593Smuzhiyun			status = "disabled";
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		framebuffer-fe0-lcd0-hdmi {
74*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
75*4882a593Smuzhiyun				     "simple-framebuffer";
76*4882a593Smuzhiyun			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
77*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>,
78*4882a593Smuzhiyun				 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_AHB_DE_FE0>,
79*4882a593Smuzhiyun				 <&ccu CLK_DE_BE0>, <&ccu CLK_DE_FE0>,
80*4882a593Smuzhiyun				 <&ccu CLK_TCON0_CH1>, <&ccu CLK_HDMI>,
81*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_FE0>, <&ccu CLK_DRAM_DE_BE0>;
82*4882a593Smuzhiyun			status = "disabled";
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		framebuffer-fe0-lcd0 {
86*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
87*4882a593Smuzhiyun				     "simple-framebuffer";
88*4882a593Smuzhiyun			allwinner,pipeline = "de_fe0-de_be0-lcd0";
89*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_DE_BE0>,
90*4882a593Smuzhiyun				 <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_BE0>,
91*4882a593Smuzhiyun				 <&ccu CLK_DE_FE0>, <&ccu CLK_TCON0_CH0>,
92*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_FE0>, <&ccu CLK_DRAM_DE_BE0>;
93*4882a593Smuzhiyun			status = "disabled";
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun		framebuffer-fe0-lcd0-tve0 {
97*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
98*4882a593Smuzhiyun				     "simple-framebuffer";
99*4882a593Smuzhiyun			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
100*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_TVE0>, <&ccu CLK_AHB_LCD0>,
101*4882a593Smuzhiyun				 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_AHB_DE_FE0>,
102*4882a593Smuzhiyun				 <&ccu CLK_DE_BE0>, <&ccu CLK_DE_FE0>,
103*4882a593Smuzhiyun				 <&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_TVE0>,
104*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_FE0>, <&ccu CLK_DRAM_DE_BE0>;
105*4882a593Smuzhiyun			status = "disabled";
106*4882a593Smuzhiyun		};
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	cpus {
110*4882a593Smuzhiyun		#address-cells = <1>;
111*4882a593Smuzhiyun		#size-cells = <0>;
112*4882a593Smuzhiyun		cpu0: cpu@0 {
113*4882a593Smuzhiyun			device_type = "cpu";
114*4882a593Smuzhiyun			compatible = "arm,cortex-a8";
115*4882a593Smuzhiyun			reg = <0x0>;
116*4882a593Smuzhiyun			clocks = <&ccu CLK_CPU>;
117*4882a593Smuzhiyun			clock-latency = <244144>; /* 8 32k periods */
118*4882a593Smuzhiyun			operating-points = <
119*4882a593Smuzhiyun				/* kHz	  uV */
120*4882a593Smuzhiyun				1008000 1400000
121*4882a593Smuzhiyun				912000	1350000
122*4882a593Smuzhiyun				864000	1300000
123*4882a593Smuzhiyun				624000	1250000
124*4882a593Smuzhiyun				>;
125*4882a593Smuzhiyun			#cooling-cells = <2>;
126*4882a593Smuzhiyun		};
127*4882a593Smuzhiyun	};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun	thermal-zones {
130*4882a593Smuzhiyun		cpu-thermal {
131*4882a593Smuzhiyun			/* milliseconds */
132*4882a593Smuzhiyun			polling-delay-passive = <250>;
133*4882a593Smuzhiyun			polling-delay = <1000>;
134*4882a593Smuzhiyun			thermal-sensors = <&rtp>;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun			cooling-maps {
137*4882a593Smuzhiyun				map0 {
138*4882a593Smuzhiyun					trip = <&cpu_alert0>;
139*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
140*4882a593Smuzhiyun				};
141*4882a593Smuzhiyun			};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun			trips {
144*4882a593Smuzhiyun				cpu_alert0: cpu-alert0 {
145*4882a593Smuzhiyun					/* milliCelsius */
146*4882a593Smuzhiyun					temperature = <85000>;
147*4882a593Smuzhiyun					hysteresis = <2000>;
148*4882a593Smuzhiyun					type = "passive";
149*4882a593Smuzhiyun				};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun				cpu_crit: cpu-crit {
152*4882a593Smuzhiyun					/* milliCelsius */
153*4882a593Smuzhiyun					temperature = <100000>;
154*4882a593Smuzhiyun					hysteresis = <2000>;
155*4882a593Smuzhiyun					type = "critical";
156*4882a593Smuzhiyun				};
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun		};
159*4882a593Smuzhiyun	};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun	clocks {
162*4882a593Smuzhiyun		#address-cells = <1>;
163*4882a593Smuzhiyun		#size-cells = <1>;
164*4882a593Smuzhiyun		ranges;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun		osc24M: clk-24M {
167*4882a593Smuzhiyun			#clock-cells = <0>;
168*4882a593Smuzhiyun			compatible = "fixed-clock";
169*4882a593Smuzhiyun			clock-frequency = <24000000>;
170*4882a593Smuzhiyun			clock-output-names = "osc24M";
171*4882a593Smuzhiyun		};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun		osc32k: clk-32k {
174*4882a593Smuzhiyun			#clock-cells = <0>;
175*4882a593Smuzhiyun			compatible = "fixed-clock";
176*4882a593Smuzhiyun			clock-frequency = <32768>;
177*4882a593Smuzhiyun			clock-output-names = "osc32k";
178*4882a593Smuzhiyun		};
179*4882a593Smuzhiyun	};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun	de: display-engine {
182*4882a593Smuzhiyun		compatible = "allwinner,sun4i-a10-display-engine";
183*4882a593Smuzhiyun		allwinner,pipelines = <&fe0>, <&fe1>;
184*4882a593Smuzhiyun		status = "disabled";
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	pmu {
188*4882a593Smuzhiyun		compatible = "arm,cortex-a8-pmu";
189*4882a593Smuzhiyun		interrupts = <3>;
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	reserved-memory {
193*4882a593Smuzhiyun		#address-cells = <1>;
194*4882a593Smuzhiyun		#size-cells = <1>;
195*4882a593Smuzhiyun		ranges;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun		/* Address must be kept in the lower 256 MiBs of DRAM for VE. */
198*4882a593Smuzhiyun		default-pool {
199*4882a593Smuzhiyun			compatible = "shared-dma-pool";
200*4882a593Smuzhiyun			size = <0x6000000>;
201*4882a593Smuzhiyun			alloc-ranges = <0x40000000 0x10000000>;
202*4882a593Smuzhiyun			reusable;
203*4882a593Smuzhiyun			linux,cma-default;
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun	};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun	soc {
208*4882a593Smuzhiyun		compatible = "simple-bus";
209*4882a593Smuzhiyun		#address-cells = <1>;
210*4882a593Smuzhiyun		#size-cells = <1>;
211*4882a593Smuzhiyun		ranges;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		system-control@1c00000 {
214*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-system-control";
215*4882a593Smuzhiyun			reg = <0x01c00000 0x30>;
216*4882a593Smuzhiyun			#address-cells = <1>;
217*4882a593Smuzhiyun			#size-cells = <1>;
218*4882a593Smuzhiyun			ranges;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun			sram_a: sram@0 {
221*4882a593Smuzhiyun				compatible = "mmio-sram";
222*4882a593Smuzhiyun				reg = <0x00000000 0xc000>;
223*4882a593Smuzhiyun				#address-cells = <1>;
224*4882a593Smuzhiyun				#size-cells = <1>;
225*4882a593Smuzhiyun				ranges = <0 0x00000000 0xc000>;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun				emac_sram: sram-section@8000 {
228*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-a3-a4";
229*4882a593Smuzhiyun					reg = <0x8000 0x4000>;
230*4882a593Smuzhiyun					status = "disabled";
231*4882a593Smuzhiyun				};
232*4882a593Smuzhiyun			};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun			sram_d: sram@10000 {
235*4882a593Smuzhiyun				compatible = "mmio-sram";
236*4882a593Smuzhiyun				reg = <0x00010000 0x1000>;
237*4882a593Smuzhiyun				#address-cells = <1>;
238*4882a593Smuzhiyun				#size-cells = <1>;
239*4882a593Smuzhiyun				ranges = <0 0x00010000 0x1000>;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun				otg_sram: sram-section@0 {
242*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-d";
243*4882a593Smuzhiyun					reg = <0x0000 0x1000>;
244*4882a593Smuzhiyun					status = "disabled";
245*4882a593Smuzhiyun				};
246*4882a593Smuzhiyun			};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun			sram_c: sram@1d00000 {
249*4882a593Smuzhiyun				compatible = "mmio-sram";
250*4882a593Smuzhiyun				reg = <0x01d00000 0xd0000>;
251*4882a593Smuzhiyun				#address-cells = <1>;
252*4882a593Smuzhiyun				#size-cells = <1>;
253*4882a593Smuzhiyun				ranges = <0 0x01d00000 0xd0000>;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun				ve_sram: sram-section@0 {
256*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-c1";
257*4882a593Smuzhiyun					reg = <0x000000 0x80000>;
258*4882a593Smuzhiyun				};
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun		};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun		dma: dma-controller@1c02000 {
263*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-dma";
264*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
265*4882a593Smuzhiyun			interrupts = <27>;
266*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_DMA>;
267*4882a593Smuzhiyun			#dma-cells = <2>;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun		nfc: nand-controller@1c03000 {
271*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-nand";
272*4882a593Smuzhiyun			reg = <0x01c03000 0x1000>;
273*4882a593Smuzhiyun			interrupts = <37>;
274*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_NAND>, <&ccu CLK_NAND>;
275*4882a593Smuzhiyun			clock-names = "ahb", "mod";
276*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 3>;
277*4882a593Smuzhiyun			dma-names = "rxtx";
278*4882a593Smuzhiyun			status = "disabled";
279*4882a593Smuzhiyun			#address-cells = <1>;
280*4882a593Smuzhiyun			#size-cells = <0>;
281*4882a593Smuzhiyun		};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		spi0: spi@1c05000 {
284*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
285*4882a593Smuzhiyun			reg = <0x01c05000 0x1000>;
286*4882a593Smuzhiyun			interrupts = <10>;
287*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_SPI0>, <&ccu CLK_SPI0>;
288*4882a593Smuzhiyun			clock-names = "ahb", "mod";
289*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
290*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 26>;
291*4882a593Smuzhiyun			dma-names = "rx", "tx";
292*4882a593Smuzhiyun			status = "disabled";
293*4882a593Smuzhiyun			#address-cells = <1>;
294*4882a593Smuzhiyun			#size-cells = <0>;
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		spi1: spi@1c06000 {
298*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
299*4882a593Smuzhiyun			reg = <0x01c06000 0x1000>;
300*4882a593Smuzhiyun			interrupts = <11>;
301*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_SPI1>, <&ccu CLK_SPI1>;
302*4882a593Smuzhiyun			clock-names = "ahb", "mod";
303*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
304*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 8>;
305*4882a593Smuzhiyun			dma-names = "rx", "tx";
306*4882a593Smuzhiyun			pinctrl-names = "default";
307*4882a593Smuzhiyun			pinctrl-0 = <&spi1_pins>, <&spi1_cs0_pin>;
308*4882a593Smuzhiyun			status = "disabled";
309*4882a593Smuzhiyun			#address-cells = <1>;
310*4882a593Smuzhiyun			#size-cells = <0>;
311*4882a593Smuzhiyun		};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun		emac: ethernet@1c0b000 {
314*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-emac";
315*4882a593Smuzhiyun			reg = <0x01c0b000 0x1000>;
316*4882a593Smuzhiyun			interrupts = <55>;
317*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_EMAC>;
318*4882a593Smuzhiyun			allwinner,sram = <&emac_sram 1>;
319*4882a593Smuzhiyun			pinctrl-names = "default";
320*4882a593Smuzhiyun			pinctrl-0 = <&emac_pins>;
321*4882a593Smuzhiyun			status = "disabled";
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun		mdio: mdio@1c0b080 {
325*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mdio";
326*4882a593Smuzhiyun			reg = <0x01c0b080 0x14>;
327*4882a593Smuzhiyun			status = "disabled";
328*4882a593Smuzhiyun			#address-cells = <1>;
329*4882a593Smuzhiyun			#size-cells = <0>;
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun		tcon0: lcd-controller@1c0c000 {
333*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon";
334*4882a593Smuzhiyun			reg = <0x01c0c000 0x1000>;
335*4882a593Smuzhiyun			interrupts = <44>;
336*4882a593Smuzhiyun			resets = <&ccu RST_TCON0>;
337*4882a593Smuzhiyun			reset-names = "lcd";
338*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_LCD0>,
339*4882a593Smuzhiyun				 <&ccu CLK_TCON0_CH0>,
340*4882a593Smuzhiyun				 <&ccu CLK_TCON0_CH1>;
341*4882a593Smuzhiyun			clock-names = "ahb",
342*4882a593Smuzhiyun				      "tcon-ch0",
343*4882a593Smuzhiyun				      "tcon-ch1";
344*4882a593Smuzhiyun			clock-output-names = "tcon0-pixel-clock";
345*4882a593Smuzhiyun			#clock-cells = <0>;
346*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 14>;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun			ports {
349*4882a593Smuzhiyun				#address-cells = <1>;
350*4882a593Smuzhiyun				#size-cells = <0>;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun				tcon0_in: port@0 {
353*4882a593Smuzhiyun					#address-cells = <1>;
354*4882a593Smuzhiyun					#size-cells = <0>;
355*4882a593Smuzhiyun					reg = <0>;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun					tcon0_in_be0: endpoint@0 {
358*4882a593Smuzhiyun						reg = <0>;
359*4882a593Smuzhiyun						remote-endpoint = <&be0_out_tcon0>;
360*4882a593Smuzhiyun					};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun					tcon0_in_be1: endpoint@1 {
363*4882a593Smuzhiyun						reg = <1>;
364*4882a593Smuzhiyun						remote-endpoint = <&be1_out_tcon0>;
365*4882a593Smuzhiyun					};
366*4882a593Smuzhiyun				};
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun				tcon0_out: port@1 {
369*4882a593Smuzhiyun					#address-cells = <1>;
370*4882a593Smuzhiyun					#size-cells = <0>;
371*4882a593Smuzhiyun					reg = <1>;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun					tcon0_out_hdmi: endpoint@1 {
374*4882a593Smuzhiyun						reg = <1>;
375*4882a593Smuzhiyun						remote-endpoint = <&hdmi_in_tcon0>;
376*4882a593Smuzhiyun						allwinner,tcon-channel = <1>;
377*4882a593Smuzhiyun					};
378*4882a593Smuzhiyun				};
379*4882a593Smuzhiyun			};
380*4882a593Smuzhiyun		};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun		tcon1: lcd-controller@1c0d000 {
383*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon";
384*4882a593Smuzhiyun			reg = <0x01c0d000 0x1000>;
385*4882a593Smuzhiyun			interrupts = <45>;
386*4882a593Smuzhiyun			resets = <&ccu RST_TCON1>;
387*4882a593Smuzhiyun			reset-names = "lcd";
388*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_LCD1>,
389*4882a593Smuzhiyun				 <&ccu CLK_TCON1_CH0>,
390*4882a593Smuzhiyun				 <&ccu CLK_TCON1_CH1>;
391*4882a593Smuzhiyun			clock-names = "ahb",
392*4882a593Smuzhiyun				      "tcon-ch0",
393*4882a593Smuzhiyun				      "tcon-ch1";
394*4882a593Smuzhiyun			clock-output-names = "tcon1-pixel-clock";
395*4882a593Smuzhiyun			#clock-cells = <0>;
396*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 15>;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun			ports {
399*4882a593Smuzhiyun				#address-cells = <1>;
400*4882a593Smuzhiyun				#size-cells = <0>;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun				tcon1_in: port@0 {
403*4882a593Smuzhiyun					#address-cells = <1>;
404*4882a593Smuzhiyun					#size-cells = <0>;
405*4882a593Smuzhiyun					reg = <0>;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun					tcon1_in_be0: endpoint@0 {
408*4882a593Smuzhiyun						reg = <0>;
409*4882a593Smuzhiyun						remote-endpoint = <&be0_out_tcon1>;
410*4882a593Smuzhiyun					};
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun					tcon1_in_be1: endpoint@1 {
413*4882a593Smuzhiyun						reg = <1>;
414*4882a593Smuzhiyun						remote-endpoint = <&be1_out_tcon1>;
415*4882a593Smuzhiyun					};
416*4882a593Smuzhiyun				};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun				tcon1_out: port@1 {
419*4882a593Smuzhiyun					#address-cells = <1>;
420*4882a593Smuzhiyun					#size-cells = <0>;
421*4882a593Smuzhiyun					reg = <1>;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun					tcon1_out_hdmi: endpoint@1 {
424*4882a593Smuzhiyun						reg = <1>;
425*4882a593Smuzhiyun						remote-endpoint = <&hdmi_in_tcon1>;
426*4882a593Smuzhiyun						allwinner,tcon-channel = <1>;
427*4882a593Smuzhiyun					};
428*4882a593Smuzhiyun				};
429*4882a593Smuzhiyun			};
430*4882a593Smuzhiyun		};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun		video-codec@1c0e000 {
433*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-video-engine";
434*4882a593Smuzhiyun			reg = <0x01c0e000 0x1000>;
435*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_VE>, <&ccu CLK_VE>,
436*4882a593Smuzhiyun				 <&ccu CLK_DRAM_VE>;
437*4882a593Smuzhiyun			clock-names = "ahb", "mod", "ram";
438*4882a593Smuzhiyun			resets = <&ccu RST_VE>;
439*4882a593Smuzhiyun			interrupts = <53>;
440*4882a593Smuzhiyun			allwinner,sram = <&ve_sram 1>;
441*4882a593Smuzhiyun		};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun		mmc0: mmc@1c0f000 {
444*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
445*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
446*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_MMC0>, <&ccu CLK_MMC0>;
447*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
448*4882a593Smuzhiyun			interrupts = <32>;
449*4882a593Smuzhiyun			pinctrl-names = "default";
450*4882a593Smuzhiyun			pinctrl-0 = <&mmc0_pins>;
451*4882a593Smuzhiyun			status = "disabled";
452*4882a593Smuzhiyun			#address-cells = <1>;
453*4882a593Smuzhiyun			#size-cells = <0>;
454*4882a593Smuzhiyun		};
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun		mmc1: mmc@1c10000 {
457*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
458*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
459*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_MMC1>, <&ccu CLK_MMC1>;
460*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
461*4882a593Smuzhiyun			interrupts = <33>;
462*4882a593Smuzhiyun			status = "disabled";
463*4882a593Smuzhiyun			#address-cells = <1>;
464*4882a593Smuzhiyun			#size-cells = <0>;
465*4882a593Smuzhiyun		};
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun		mmc2: mmc@1c11000 {
468*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
469*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
470*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_MMC2>, <&ccu CLK_MMC2>;
471*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
472*4882a593Smuzhiyun			interrupts = <34>;
473*4882a593Smuzhiyun			status = "disabled";
474*4882a593Smuzhiyun			#address-cells = <1>;
475*4882a593Smuzhiyun			#size-cells = <0>;
476*4882a593Smuzhiyun		};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun		mmc3: mmc@1c12000 {
479*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
480*4882a593Smuzhiyun			reg = <0x01c12000 0x1000>;
481*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_MMC3>, <&ccu CLK_MMC3>;
482*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
483*4882a593Smuzhiyun			interrupts = <35>;
484*4882a593Smuzhiyun			status = "disabled";
485*4882a593Smuzhiyun			#address-cells = <1>;
486*4882a593Smuzhiyun			#size-cells = <0>;
487*4882a593Smuzhiyun		};
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun		usb_otg: usb@1c13000 {
490*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-musb";
491*4882a593Smuzhiyun			reg = <0x01c13000 0x0400>;
492*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_OTG>;
493*4882a593Smuzhiyun			interrupts = <38>;
494*4882a593Smuzhiyun			interrupt-names = "mc";
495*4882a593Smuzhiyun			phys = <&usbphy 0>;
496*4882a593Smuzhiyun			phy-names = "usb";
497*4882a593Smuzhiyun			extcon = <&usbphy 0>;
498*4882a593Smuzhiyun			allwinner,sram = <&otg_sram 1>;
499*4882a593Smuzhiyun			dr_mode = "otg";
500*4882a593Smuzhiyun			status = "disabled";
501*4882a593Smuzhiyun		};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun		usbphy: phy@1c13400 {
504*4882a593Smuzhiyun			#phy-cells = <1>;
505*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-usb-phy";
506*4882a593Smuzhiyun			reg = <0x01c13400 0x10>, <0x01c14800 0x4>, <0x01c1c800 0x4>;
507*4882a593Smuzhiyun			reg-names = "phy_ctrl", "pmu1", "pmu2";
508*4882a593Smuzhiyun			clocks = <&ccu CLK_USB_PHY>;
509*4882a593Smuzhiyun			clock-names = "usb_phy";
510*4882a593Smuzhiyun			resets = <&ccu RST_USB_PHY0>,
511*4882a593Smuzhiyun				 <&ccu RST_USB_PHY1>,
512*4882a593Smuzhiyun				 <&ccu RST_USB_PHY2>;
513*4882a593Smuzhiyun			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
514*4882a593Smuzhiyun			status = "disabled";
515*4882a593Smuzhiyun		};
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun		ehci0: usb@1c14000 {
518*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
519*4882a593Smuzhiyun			reg = <0x01c14000 0x100>;
520*4882a593Smuzhiyun			interrupts = <39>;
521*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_EHCI0>;
522*4882a593Smuzhiyun			phys = <&usbphy 1>;
523*4882a593Smuzhiyun			phy-names = "usb";
524*4882a593Smuzhiyun			status = "disabled";
525*4882a593Smuzhiyun		};
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun		ohci0: usb@1c14400 {
528*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
529*4882a593Smuzhiyun			reg = <0x01c14400 0x100>;
530*4882a593Smuzhiyun			interrupts = <64>;
531*4882a593Smuzhiyun			clocks = <&ccu CLK_USB_OHCI0>, <&ccu CLK_AHB_OHCI0>;
532*4882a593Smuzhiyun			phys = <&usbphy 1>;
533*4882a593Smuzhiyun			phy-names = "usb";
534*4882a593Smuzhiyun			status = "disabled";
535*4882a593Smuzhiyun		};
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun		crypto: crypto-engine@1c15000 {
538*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-crypto";
539*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
540*4882a593Smuzhiyun			interrupts = <86>;
541*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_SS>, <&ccu CLK_SS>;
542*4882a593Smuzhiyun			clock-names = "ahb", "mod";
543*4882a593Smuzhiyun		};
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun		hdmi: hdmi@1c16000 {
546*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-hdmi";
547*4882a593Smuzhiyun			reg = <0x01c16000 0x1000>;
548*4882a593Smuzhiyun			interrupts = <58>;
549*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_HDMI0>, <&ccu CLK_HDMI>,
550*4882a593Smuzhiyun				 <&ccu CLK_PLL_VIDEO0_2X>,
551*4882a593Smuzhiyun				 <&ccu CLK_PLL_VIDEO1_2X>;
552*4882a593Smuzhiyun			clock-names = "ahb", "mod", "pll-0", "pll-1";
553*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 16>,
554*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 16>,
555*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 24>;
556*4882a593Smuzhiyun			dma-names = "ddc-tx", "ddc-rx", "audio-tx";
557*4882a593Smuzhiyun			status = "disabled";
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun			ports {
560*4882a593Smuzhiyun				#address-cells = <1>;
561*4882a593Smuzhiyun				#size-cells = <0>;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun				hdmi_in: port@0 {
564*4882a593Smuzhiyun					#address-cells = <1>;
565*4882a593Smuzhiyun					#size-cells = <0>;
566*4882a593Smuzhiyun					reg = <0>;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun					hdmi_in_tcon0: endpoint@0 {
569*4882a593Smuzhiyun						reg = <0>;
570*4882a593Smuzhiyun						remote-endpoint = <&tcon0_out_hdmi>;
571*4882a593Smuzhiyun					};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun					hdmi_in_tcon1: endpoint@1 {
574*4882a593Smuzhiyun						reg = <1>;
575*4882a593Smuzhiyun						remote-endpoint = <&tcon1_out_hdmi>;
576*4882a593Smuzhiyun					};
577*4882a593Smuzhiyun				};
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun				hdmi_out: port@1 {
580*4882a593Smuzhiyun					reg = <1>;
581*4882a593Smuzhiyun				};
582*4882a593Smuzhiyun			};
583*4882a593Smuzhiyun		};
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun		spi2: spi@1c17000 {
586*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
587*4882a593Smuzhiyun			reg = <0x01c17000 0x1000>;
588*4882a593Smuzhiyun			interrupts = <12>;
589*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_SPI2>, <&ccu CLK_SPI2>;
590*4882a593Smuzhiyun			clock-names = "ahb", "mod";
591*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
592*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 28>;
593*4882a593Smuzhiyun			dma-names = "rx", "tx";
594*4882a593Smuzhiyun			status = "disabled";
595*4882a593Smuzhiyun			#address-cells = <1>;
596*4882a593Smuzhiyun			#size-cells = <0>;
597*4882a593Smuzhiyun		};
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun		ahci: sata@1c18000 {
600*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ahci";
601*4882a593Smuzhiyun			reg = <0x01c18000 0x1000>;
602*4882a593Smuzhiyun			interrupts = <56>;
603*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_SATA>, <&ccu CLK_SATA>;
604*4882a593Smuzhiyun			status = "disabled";
605*4882a593Smuzhiyun		};
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun		ehci1: usb@1c1c000 {
608*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
609*4882a593Smuzhiyun			reg = <0x01c1c000 0x100>;
610*4882a593Smuzhiyun			interrupts = <40>;
611*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_EHCI1>;
612*4882a593Smuzhiyun			phys = <&usbphy 2>;
613*4882a593Smuzhiyun			phy-names = "usb";
614*4882a593Smuzhiyun			status = "disabled";
615*4882a593Smuzhiyun		};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun		ohci1: usb@1c1c400 {
618*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
619*4882a593Smuzhiyun			reg = <0x01c1c400 0x100>;
620*4882a593Smuzhiyun			interrupts = <65>;
621*4882a593Smuzhiyun			clocks = <&ccu CLK_USB_OHCI1>, <&ccu CLK_AHB_OHCI1>;
622*4882a593Smuzhiyun			phys = <&usbphy 2>;
623*4882a593Smuzhiyun			phy-names = "usb";
624*4882a593Smuzhiyun			status = "disabled";
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun		csi1: csi@1c1d000 {
628*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-csi1";
629*4882a593Smuzhiyun			reg = <0x01c1d000 0x1000>;
630*4882a593Smuzhiyun			interrupts = <43>;
631*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_CSI1>, <&ccu CLK_DRAM_CSI1>;
632*4882a593Smuzhiyun			clock-names = "bus", "ram";
633*4882a593Smuzhiyun			resets = <&ccu RST_CSI1>;
634*4882a593Smuzhiyun			status = "disabled";
635*4882a593Smuzhiyun		};
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun		spi3: spi@1c1f000 {
638*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
639*4882a593Smuzhiyun			reg = <0x01c1f000 0x1000>;
640*4882a593Smuzhiyun			interrupts = <50>;
641*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_SPI3>, <&ccu CLK_SPI3>;
642*4882a593Smuzhiyun			clock-names = "ahb", "mod";
643*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
644*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 30>;
645*4882a593Smuzhiyun			dma-names = "rx", "tx";
646*4882a593Smuzhiyun			status = "disabled";
647*4882a593Smuzhiyun			#address-cells = <1>;
648*4882a593Smuzhiyun			#size-cells = <0>;
649*4882a593Smuzhiyun		};
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun		ccu: clock@1c20000 {
652*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ccu";
653*4882a593Smuzhiyun			reg = <0x01c20000 0x400>;
654*4882a593Smuzhiyun			clocks = <&osc24M>, <&osc32k>;
655*4882a593Smuzhiyun			clock-names = "hosc", "losc";
656*4882a593Smuzhiyun			#clock-cells = <1>;
657*4882a593Smuzhiyun			#reset-cells = <1>;
658*4882a593Smuzhiyun		};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun		intc: interrupt-controller@1c20400 {
661*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ic";
662*4882a593Smuzhiyun			reg = <0x01c20400 0x400>;
663*4882a593Smuzhiyun			interrupt-controller;
664*4882a593Smuzhiyun			#interrupt-cells = <1>;
665*4882a593Smuzhiyun		};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun		pio: pinctrl@1c20800 {
668*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pinctrl";
669*4882a593Smuzhiyun			reg = <0x01c20800 0x400>;
670*4882a593Smuzhiyun			interrupts = <28>;
671*4882a593Smuzhiyun			clocks = <&ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
672*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
673*4882a593Smuzhiyun			gpio-controller;
674*4882a593Smuzhiyun			interrupt-controller;
675*4882a593Smuzhiyun			#interrupt-cells = <3>;
676*4882a593Smuzhiyun			#gpio-cells = <3>;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun			can0_ph_pins: can0-ph-pins {
679*4882a593Smuzhiyun				pins = "PH20", "PH21";
680*4882a593Smuzhiyun				function = "can";
681*4882a593Smuzhiyun			};
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun			/omit-if-no-ref/
684*4882a593Smuzhiyun			csi1_8bits_pg_pins: csi1-8bits-pg-pins {
685*4882a593Smuzhiyun				pins = "PG0", "PG2", "PG3", "PG4", "PG5",
686*4882a593Smuzhiyun				       "PG6", "PG7", "PG8", "PG9", "PG10",
687*4882a593Smuzhiyun				       "PG11";
688*4882a593Smuzhiyun				function = "csi1";
689*4882a593Smuzhiyun			};
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun			/omit-if-no-ref/
692*4882a593Smuzhiyun			csi1_24bits_ph_pins: csi1-24bits-ph-pins {
693*4882a593Smuzhiyun				pins = "PH0", "PH1", "PH2", "PH3", "PH4",
694*4882a593Smuzhiyun				       "PH5", "PH6", "PH7", "PH8", "PH9",
695*4882a593Smuzhiyun				       "PH10", "PH11", "PH12", "PH13", "PH14",
696*4882a593Smuzhiyun				       "PH15", "PH16", "PH17", "PH18", "PH19",
697*4882a593Smuzhiyun				       "PH20", "PH21", "PH22", "PH23", "PH24",
698*4882a593Smuzhiyun				       "PH25", "PH26", "PH27";
699*4882a593Smuzhiyun				function = "csi1";
700*4882a593Smuzhiyun			};
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun			/omit-if-no-ref/
703*4882a593Smuzhiyun			csi1_clk_pg_pin: csi1-clk-pg-pin {
704*4882a593Smuzhiyun				pins = "PG1";
705*4882a593Smuzhiyun				function = "csi1";
706*4882a593Smuzhiyun			};
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun			emac_pins: emac0-pins {
709*4882a593Smuzhiyun				pins = "PA0", "PA1", "PA2",
710*4882a593Smuzhiyun				       "PA3", "PA4", "PA5", "PA6",
711*4882a593Smuzhiyun				       "PA7", "PA8", "PA9", "PA10",
712*4882a593Smuzhiyun				       "PA11", "PA12", "PA13", "PA14",
713*4882a593Smuzhiyun				       "PA15", "PA16";
714*4882a593Smuzhiyun				function = "emac";
715*4882a593Smuzhiyun			};
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun			i2c0_pins: i2c0-pins {
718*4882a593Smuzhiyun				pins = "PB0", "PB1";
719*4882a593Smuzhiyun				function = "i2c0";
720*4882a593Smuzhiyun			};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun			i2c1_pins: i2c1-pins {
723*4882a593Smuzhiyun				pins = "PB18", "PB19";
724*4882a593Smuzhiyun				function = "i2c1";
725*4882a593Smuzhiyun			};
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun			i2c2_pins: i2c2-pins {
728*4882a593Smuzhiyun				pins = "PB20", "PB21";
729*4882a593Smuzhiyun				function = "i2c2";
730*4882a593Smuzhiyun			};
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun			ir0_rx_pins: ir0-rx-pin {
733*4882a593Smuzhiyun				pins = "PB4";
734*4882a593Smuzhiyun				function = "ir0";
735*4882a593Smuzhiyun			};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun			ir0_tx_pins: ir0-tx-pin {
738*4882a593Smuzhiyun				pins = "PB3";
739*4882a593Smuzhiyun				function = "ir0";
740*4882a593Smuzhiyun			};
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun			ir1_rx_pins: ir1-rx-pin {
743*4882a593Smuzhiyun				pins = "PB23";
744*4882a593Smuzhiyun				function = "ir1";
745*4882a593Smuzhiyun			};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun			ir1_tx_pins: ir1-tx-pin {
748*4882a593Smuzhiyun				pins = "PB22";
749*4882a593Smuzhiyun				function = "ir1";
750*4882a593Smuzhiyun			};
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun			mmc0_pins: mmc0-pins {
753*4882a593Smuzhiyun				pins = "PF0", "PF1", "PF2",
754*4882a593Smuzhiyun				       "PF3", "PF4", "PF5";
755*4882a593Smuzhiyun				function = "mmc0";
756*4882a593Smuzhiyun				drive-strength = <30>;
757*4882a593Smuzhiyun				bias-pull-up;
758*4882a593Smuzhiyun			};
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun			ps2_ch0_pins: ps2-ch0-pins {
761*4882a593Smuzhiyun				pins = "PI20", "PI21";
762*4882a593Smuzhiyun				function = "ps2";
763*4882a593Smuzhiyun			};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun			ps2_ch1_ph_pins: ps2-ch1-ph-pins {
766*4882a593Smuzhiyun				pins = "PH12", "PH13";
767*4882a593Smuzhiyun				function = "ps2";
768*4882a593Smuzhiyun			};
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
771*4882a593Smuzhiyun				pins = "PB2";
772*4882a593Smuzhiyun				function = "pwm";
773*4882a593Smuzhiyun			};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
776*4882a593Smuzhiyun				pins = "PI3";
777*4882a593Smuzhiyun				function = "pwm";
778*4882a593Smuzhiyun			};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun			spdif_tx_pin: spdif-tx-pin {
781*4882a593Smuzhiyun				pins = "PB13";
782*4882a593Smuzhiyun				function = "spdif";
783*4882a593Smuzhiyun				bias-pull-up;
784*4882a593Smuzhiyun			};
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun			spi0_pi_pins: spi0-pi-pins {
787*4882a593Smuzhiyun				pins = "PI11", "PI12", "PI13";
788*4882a593Smuzhiyun				function = "spi0";
789*4882a593Smuzhiyun			};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun			spi0_cs0_pi_pin: spi0-cs0-pi-pin {
792*4882a593Smuzhiyun				pins = "PI10";
793*4882a593Smuzhiyun				function = "spi0";
794*4882a593Smuzhiyun			};
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun			spi1_pins: spi1-pins {
797*4882a593Smuzhiyun				pins = "PI17", "PI18", "PI19";
798*4882a593Smuzhiyun				function = "spi1";
799*4882a593Smuzhiyun			};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun			spi1_cs0_pin: spi1-cs0-pin {
802*4882a593Smuzhiyun				pins = "PI16";
803*4882a593Smuzhiyun				function = "spi1";
804*4882a593Smuzhiyun			};
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun			spi2_pb_pins: spi2-pb-pins {
807*4882a593Smuzhiyun				pins = "PB15", "PB16", "PB17";
808*4882a593Smuzhiyun				function = "spi2";
809*4882a593Smuzhiyun			};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun			spi2_pc_pins: spi2-pc-pins {
812*4882a593Smuzhiyun				pins = "PC20", "PC21", "PC22";
813*4882a593Smuzhiyun				function = "spi2";
814*4882a593Smuzhiyun			};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun			spi2_cs0_pb_pin: spi2-cs0-pb-pin {
817*4882a593Smuzhiyun				pins = "PB14";
818*4882a593Smuzhiyun				function = "spi2";
819*4882a593Smuzhiyun			};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun			spi2_cs0_pc_pins: spi2-cs0-pc-pin {
822*4882a593Smuzhiyun				pins = "PC19";
823*4882a593Smuzhiyun				function = "spi2";
824*4882a593Smuzhiyun			};
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun			uart0_pb_pins: uart0-pb-pins {
827*4882a593Smuzhiyun				pins = "PB22", "PB23";
828*4882a593Smuzhiyun				function = "uart0";
829*4882a593Smuzhiyun			};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun			uart0_pf_pins: uart0-pf-pins {
832*4882a593Smuzhiyun				pins = "PF2", "PF4";
833*4882a593Smuzhiyun				function = "uart0";
834*4882a593Smuzhiyun			};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun			uart1_pins: uart1-pins {
837*4882a593Smuzhiyun				pins = "PA10", "PA11";
838*4882a593Smuzhiyun				function = "uart1";
839*4882a593Smuzhiyun			};
840*4882a593Smuzhiyun		};
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun		timer@1c20c00 {
843*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-timer";
844*4882a593Smuzhiyun			reg = <0x01c20c00 0x90>;
845*4882a593Smuzhiyun			interrupts = <22>,
846*4882a593Smuzhiyun				     <23>,
847*4882a593Smuzhiyun				     <24>,
848*4882a593Smuzhiyun				     <25>,
849*4882a593Smuzhiyun				     <67>,
850*4882a593Smuzhiyun				     <68>;
851*4882a593Smuzhiyun			clocks = <&osc24M>;
852*4882a593Smuzhiyun		};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun		wdt: watchdog@1c20c90 {
855*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-wdt";
856*4882a593Smuzhiyun			reg = <0x01c20c90 0x10>;
857*4882a593Smuzhiyun			interrupts = <24>;
858*4882a593Smuzhiyun			clocks = <&osc24M>;
859*4882a593Smuzhiyun		};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun		rtc: rtc@1c20d00 {
862*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-rtc";
863*4882a593Smuzhiyun			reg = <0x01c20d00 0x20>;
864*4882a593Smuzhiyun			interrupts = <24>;
865*4882a593Smuzhiyun		};
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun		pwm: pwm@1c20e00 {
868*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pwm";
869*4882a593Smuzhiyun			reg = <0x01c20e00 0xc>;
870*4882a593Smuzhiyun			clocks = <&osc24M>;
871*4882a593Smuzhiyun			#pwm-cells = <3>;
872*4882a593Smuzhiyun			status = "disabled";
873*4882a593Smuzhiyun		};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun		spdif: spdif@1c21000 {
876*4882a593Smuzhiyun			#sound-dai-cells = <0>;
877*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spdif";
878*4882a593Smuzhiyun			reg = <0x01c21000 0x400>;
879*4882a593Smuzhiyun			interrupts = <13>;
880*4882a593Smuzhiyun			clocks = <&ccu CLK_APB0_SPDIF>, <&ccu CLK_SPDIF>;
881*4882a593Smuzhiyun			clock-names = "apb", "spdif";
882*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 2>,
883*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 2>;
884*4882a593Smuzhiyun			dma-names = "rx", "tx";
885*4882a593Smuzhiyun			status = "disabled";
886*4882a593Smuzhiyun		};
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun		ir0: ir@1c21800 {
889*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ir";
890*4882a593Smuzhiyun			clocks = <&ccu CLK_APB0_IR0>, <&ccu CLK_IR0>;
891*4882a593Smuzhiyun			clock-names = "apb", "ir";
892*4882a593Smuzhiyun			interrupts = <5>;
893*4882a593Smuzhiyun			reg = <0x01c21800 0x40>;
894*4882a593Smuzhiyun			status = "disabled";
895*4882a593Smuzhiyun		};
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun		ir1: ir@1c21c00 {
898*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ir";
899*4882a593Smuzhiyun			clocks = <&ccu CLK_APB0_IR1>, <&ccu CLK_IR1>;
900*4882a593Smuzhiyun			clock-names = "apb", "ir";
901*4882a593Smuzhiyun			interrupts = <6>;
902*4882a593Smuzhiyun			reg = <0x01c21c00 0x40>;
903*4882a593Smuzhiyun			status = "disabled";
904*4882a593Smuzhiyun		};
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun		i2s0: i2s@1c22400 {
907*4882a593Smuzhiyun			#sound-dai-cells = <0>;
908*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2s";
909*4882a593Smuzhiyun			reg = <0x01c22400 0x400>;
910*4882a593Smuzhiyun			interrupts = <16>;
911*4882a593Smuzhiyun			clocks = <&ccu CLK_APB0_I2S0>, <&ccu CLK_I2S0>;
912*4882a593Smuzhiyun			clock-names = "apb", "mod";
913*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 3>,
914*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 3>;
915*4882a593Smuzhiyun			dma-names = "rx", "tx";
916*4882a593Smuzhiyun			status = "disabled";
917*4882a593Smuzhiyun		};
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun		lradc: lradc@1c22800 {
920*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-lradc-keys";
921*4882a593Smuzhiyun			reg = <0x01c22800 0x100>;
922*4882a593Smuzhiyun			interrupts = <31>;
923*4882a593Smuzhiyun			status = "disabled";
924*4882a593Smuzhiyun		};
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun		codec: codec@1c22c00 {
927*4882a593Smuzhiyun			#sound-dai-cells = <0>;
928*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-codec";
929*4882a593Smuzhiyun			reg = <0x01c22c00 0x40>;
930*4882a593Smuzhiyun			interrupts = <30>;
931*4882a593Smuzhiyun			clocks = <&ccu CLK_APB0_CODEC>, <&ccu CLK_CODEC>;
932*4882a593Smuzhiyun			clock-names = "apb", "codec";
933*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 19>,
934*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 19>;
935*4882a593Smuzhiyun			dma-names = "rx", "tx";
936*4882a593Smuzhiyun			status = "disabled";
937*4882a593Smuzhiyun		};
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun		sid: eeprom@1c23800 {
940*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-sid";
941*4882a593Smuzhiyun			reg = <0x01c23800 0x10>;
942*4882a593Smuzhiyun		};
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun		rtp: rtp@1c25000 {
945*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ts";
946*4882a593Smuzhiyun			reg = <0x01c25000 0x100>;
947*4882a593Smuzhiyun			interrupts = <29>;
948*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
949*4882a593Smuzhiyun		};
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun		uart0: serial@1c28000 {
952*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
953*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
954*4882a593Smuzhiyun			interrupts = <1>;
955*4882a593Smuzhiyun			reg-shift = <2>;
956*4882a593Smuzhiyun			reg-io-width = <4>;
957*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART0>;
958*4882a593Smuzhiyun			status = "disabled";
959*4882a593Smuzhiyun		};
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun		uart1: serial@1c28400 {
962*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
963*4882a593Smuzhiyun			reg = <0x01c28400 0x400>;
964*4882a593Smuzhiyun			interrupts = <2>;
965*4882a593Smuzhiyun			reg-shift = <2>;
966*4882a593Smuzhiyun			reg-io-width = <4>;
967*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART1>;
968*4882a593Smuzhiyun			status = "disabled";
969*4882a593Smuzhiyun		};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun		uart2: serial@1c28800 {
972*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
973*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
974*4882a593Smuzhiyun			interrupts = <3>;
975*4882a593Smuzhiyun			reg-shift = <2>;
976*4882a593Smuzhiyun			reg-io-width = <4>;
977*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART2>;
978*4882a593Smuzhiyun			status = "disabled";
979*4882a593Smuzhiyun		};
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun		uart3: serial@1c28c00 {
982*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
983*4882a593Smuzhiyun			reg = <0x01c28c00 0x400>;
984*4882a593Smuzhiyun			interrupts = <4>;
985*4882a593Smuzhiyun			reg-shift = <2>;
986*4882a593Smuzhiyun			reg-io-width = <4>;
987*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART3>;
988*4882a593Smuzhiyun			status = "disabled";
989*4882a593Smuzhiyun		};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun		uart4: serial@1c29000 {
992*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
993*4882a593Smuzhiyun			reg = <0x01c29000 0x400>;
994*4882a593Smuzhiyun			interrupts = <17>;
995*4882a593Smuzhiyun			reg-shift = <2>;
996*4882a593Smuzhiyun			reg-io-width = <4>;
997*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART4>;
998*4882a593Smuzhiyun			status = "disabled";
999*4882a593Smuzhiyun		};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun		uart5: serial@1c29400 {
1002*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1003*4882a593Smuzhiyun			reg = <0x01c29400 0x400>;
1004*4882a593Smuzhiyun			interrupts = <18>;
1005*4882a593Smuzhiyun			reg-shift = <2>;
1006*4882a593Smuzhiyun			reg-io-width = <4>;
1007*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART5>;
1008*4882a593Smuzhiyun			status = "disabled";
1009*4882a593Smuzhiyun		};
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun		uart6: serial@1c29800 {
1012*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1013*4882a593Smuzhiyun			reg = <0x01c29800 0x400>;
1014*4882a593Smuzhiyun			interrupts = <19>;
1015*4882a593Smuzhiyun			reg-shift = <2>;
1016*4882a593Smuzhiyun			reg-io-width = <4>;
1017*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART6>;
1018*4882a593Smuzhiyun			status = "disabled";
1019*4882a593Smuzhiyun		};
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun		uart7: serial@1c29c00 {
1022*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1023*4882a593Smuzhiyun			reg = <0x01c29c00 0x400>;
1024*4882a593Smuzhiyun			interrupts = <20>;
1025*4882a593Smuzhiyun			reg-shift = <2>;
1026*4882a593Smuzhiyun			reg-io-width = <4>;
1027*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_UART7>;
1028*4882a593Smuzhiyun			status = "disabled";
1029*4882a593Smuzhiyun		};
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun		ps20: ps2@1c2a000 {
1032*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ps2";
1033*4882a593Smuzhiyun			reg = <0x01c2a000 0x400>;
1034*4882a593Smuzhiyun			interrupts = <62>;
1035*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_PS20>;
1036*4882a593Smuzhiyun			status = "disabled";
1037*4882a593Smuzhiyun		};
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun		ps21: ps2@1c2a400 {
1040*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ps2";
1041*4882a593Smuzhiyun			reg = <0x01c2a400 0x400>;
1042*4882a593Smuzhiyun			interrupts = <63>;
1043*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_PS21>;
1044*4882a593Smuzhiyun			status = "disabled";
1045*4882a593Smuzhiyun		};
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun		i2c0: i2c@1c2ac00 {
1048*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2c";
1049*4882a593Smuzhiyun			reg = <0x01c2ac00 0x400>;
1050*4882a593Smuzhiyun			interrupts = <7>;
1051*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_I2C0>;
1052*4882a593Smuzhiyun			pinctrl-names = "default";
1053*4882a593Smuzhiyun			pinctrl-0 = <&i2c0_pins>;
1054*4882a593Smuzhiyun			status = "disabled";
1055*4882a593Smuzhiyun			#address-cells = <1>;
1056*4882a593Smuzhiyun			#size-cells = <0>;
1057*4882a593Smuzhiyun		};
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun		i2c1: i2c@1c2b000 {
1060*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2c";
1061*4882a593Smuzhiyun			reg = <0x01c2b000 0x400>;
1062*4882a593Smuzhiyun			interrupts = <8>;
1063*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_I2C1>;
1064*4882a593Smuzhiyun			pinctrl-names = "default";
1065*4882a593Smuzhiyun			pinctrl-0 = <&i2c1_pins>;
1066*4882a593Smuzhiyun			status = "disabled";
1067*4882a593Smuzhiyun			#address-cells = <1>;
1068*4882a593Smuzhiyun			#size-cells = <0>;
1069*4882a593Smuzhiyun		};
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun		i2c2: i2c@1c2b400 {
1072*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2c";
1073*4882a593Smuzhiyun			reg = <0x01c2b400 0x400>;
1074*4882a593Smuzhiyun			interrupts = <9>;
1075*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_I2C2>;
1076*4882a593Smuzhiyun			pinctrl-names = "default";
1077*4882a593Smuzhiyun			pinctrl-0 = <&i2c2_pins>;
1078*4882a593Smuzhiyun			status = "disabled";
1079*4882a593Smuzhiyun			#address-cells = <1>;
1080*4882a593Smuzhiyun			#size-cells = <0>;
1081*4882a593Smuzhiyun		};
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun		can0: can@1c2bc00 {
1084*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-can";
1085*4882a593Smuzhiyun			reg = <0x01c2bc00 0x400>;
1086*4882a593Smuzhiyun			interrupts = <26>;
1087*4882a593Smuzhiyun			clocks = <&ccu CLK_APB1_CAN>;
1088*4882a593Smuzhiyun			status = "disabled";
1089*4882a593Smuzhiyun		};
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun		mali: gpu@1c40000 {
1092*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mali", "arm,mali-400";
1093*4882a593Smuzhiyun			reg = <0x01c40000 0x10000>;
1094*4882a593Smuzhiyun			interrupts = <69>,
1095*4882a593Smuzhiyun				     <70>,
1096*4882a593Smuzhiyun				     <71>,
1097*4882a593Smuzhiyun				     <72>,
1098*4882a593Smuzhiyun				     <73>;
1099*4882a593Smuzhiyun			interrupt-names = "gp",
1100*4882a593Smuzhiyun					  "gpmmu",
1101*4882a593Smuzhiyun					  "pp0",
1102*4882a593Smuzhiyun					  "ppmmu0",
1103*4882a593Smuzhiyun					  "pmu";
1104*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_GPU>, <&ccu CLK_GPU>;
1105*4882a593Smuzhiyun			clock-names = "bus", "core";
1106*4882a593Smuzhiyun			resets = <&ccu RST_GPU>;
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun			assigned-clocks = <&ccu CLK_GPU>;
1109*4882a593Smuzhiyun			assigned-clock-rates = <384000000>;
1110*4882a593Smuzhiyun		};
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun		fe0: display-frontend@1e00000 {
1113*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-frontend";
1114*4882a593Smuzhiyun			reg = <0x01e00000 0x20000>;
1115*4882a593Smuzhiyun			interrupts = <47>;
1116*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_FE0>,
1117*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_FE0>;
1118*4882a593Smuzhiyun			clock-names = "ahb", "mod",
1119*4882a593Smuzhiyun				      "ram";
1120*4882a593Smuzhiyun			resets = <&ccu RST_DE_FE0>;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun			ports {
1123*4882a593Smuzhiyun				#address-cells = <1>;
1124*4882a593Smuzhiyun				#size-cells = <0>;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun				fe0_out: port@1 {
1127*4882a593Smuzhiyun					#address-cells = <1>;
1128*4882a593Smuzhiyun					#size-cells = <0>;
1129*4882a593Smuzhiyun					reg = <1>;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun					fe0_out_be0: endpoint@0 {
1132*4882a593Smuzhiyun						reg = <0>;
1133*4882a593Smuzhiyun						remote-endpoint = <&be0_in_fe0>;
1134*4882a593Smuzhiyun					};
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun					fe0_out_be1: endpoint@1 {
1137*4882a593Smuzhiyun						reg = <1>;
1138*4882a593Smuzhiyun						remote-endpoint = <&be1_in_fe0>;
1139*4882a593Smuzhiyun					};
1140*4882a593Smuzhiyun				};
1141*4882a593Smuzhiyun			};
1142*4882a593Smuzhiyun		};
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun		fe1: display-frontend@1e20000 {
1145*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-frontend";
1146*4882a593Smuzhiyun			reg = <0x01e20000 0x20000>;
1147*4882a593Smuzhiyun			interrupts = <48>;
1148*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_DE_FE1>, <&ccu CLK_DE_FE1>,
1149*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_FE1>;
1150*4882a593Smuzhiyun			clock-names = "ahb", "mod",
1151*4882a593Smuzhiyun				      "ram";
1152*4882a593Smuzhiyun			resets = <&ccu RST_DE_FE1>;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun			ports {
1155*4882a593Smuzhiyun				#address-cells = <1>;
1156*4882a593Smuzhiyun				#size-cells = <0>;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun				fe1_out: port@1 {
1159*4882a593Smuzhiyun					#address-cells = <1>;
1160*4882a593Smuzhiyun					#size-cells = <0>;
1161*4882a593Smuzhiyun					reg = <1>;
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun					fe1_out_be0: endpoint@0 {
1164*4882a593Smuzhiyun						reg = <0>;
1165*4882a593Smuzhiyun						remote-endpoint = <&be0_in_fe1>;
1166*4882a593Smuzhiyun					};
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun					fe1_out_be1: endpoint@1 {
1169*4882a593Smuzhiyun						reg = <1>;
1170*4882a593Smuzhiyun						remote-endpoint = <&be1_in_fe1>;
1171*4882a593Smuzhiyun					};
1172*4882a593Smuzhiyun				};
1173*4882a593Smuzhiyun			};
1174*4882a593Smuzhiyun		};
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun		be1: display-backend@1e40000 {
1177*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-backend";
1178*4882a593Smuzhiyun			reg = <0x01e40000 0x10000>;
1179*4882a593Smuzhiyun			interrupts = <48>;
1180*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_DE_BE1>, <&ccu CLK_DE_BE1>,
1181*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_BE1>;
1182*4882a593Smuzhiyun			clock-names = "ahb", "mod",
1183*4882a593Smuzhiyun				      "ram";
1184*4882a593Smuzhiyun			resets = <&ccu RST_DE_BE1>;
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun			ports {
1187*4882a593Smuzhiyun				#address-cells = <1>;
1188*4882a593Smuzhiyun				#size-cells = <0>;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun				be1_in: port@0 {
1191*4882a593Smuzhiyun					#address-cells = <1>;
1192*4882a593Smuzhiyun					#size-cells = <0>;
1193*4882a593Smuzhiyun					reg = <0>;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun					be1_in_fe0: endpoint@0 {
1196*4882a593Smuzhiyun						reg = <0>;
1197*4882a593Smuzhiyun						remote-endpoint = <&fe0_out_be1>;
1198*4882a593Smuzhiyun					};
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun					be1_in_fe1: endpoint@1 {
1201*4882a593Smuzhiyun						reg = <1>;
1202*4882a593Smuzhiyun						remote-endpoint = <&fe1_out_be1>;
1203*4882a593Smuzhiyun					};
1204*4882a593Smuzhiyun				};
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun				be1_out: port@1 {
1207*4882a593Smuzhiyun					#address-cells = <1>;
1208*4882a593Smuzhiyun					#size-cells = <0>;
1209*4882a593Smuzhiyun					reg = <1>;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun					be1_out_tcon0: endpoint@0 {
1212*4882a593Smuzhiyun						reg = <0>;
1213*4882a593Smuzhiyun						remote-endpoint = <&tcon0_in_be1>;
1214*4882a593Smuzhiyun					};
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun					be1_out_tcon1: endpoint@1 {
1217*4882a593Smuzhiyun						reg = <1>;
1218*4882a593Smuzhiyun						remote-endpoint = <&tcon1_in_be1>;
1219*4882a593Smuzhiyun					};
1220*4882a593Smuzhiyun				};
1221*4882a593Smuzhiyun			};
1222*4882a593Smuzhiyun		};
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun		be0: display-backend@1e60000 {
1225*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-backend";
1226*4882a593Smuzhiyun			reg = <0x01e60000 0x10000>;
1227*4882a593Smuzhiyun			interrupts = <47>;
1228*4882a593Smuzhiyun			clocks = <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
1229*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DE_BE0>;
1230*4882a593Smuzhiyun			clock-names = "ahb", "mod",
1231*4882a593Smuzhiyun				      "ram";
1232*4882a593Smuzhiyun			resets = <&ccu RST_DE_BE0>;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun			ports {
1235*4882a593Smuzhiyun				#address-cells = <1>;
1236*4882a593Smuzhiyun				#size-cells = <0>;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun				be0_in: port@0 {
1239*4882a593Smuzhiyun					#address-cells = <1>;
1240*4882a593Smuzhiyun					#size-cells = <0>;
1241*4882a593Smuzhiyun					reg = <0>;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun					be0_in_fe0: endpoint@0 {
1244*4882a593Smuzhiyun						reg = <0>;
1245*4882a593Smuzhiyun						remote-endpoint = <&fe0_out_be0>;
1246*4882a593Smuzhiyun					};
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun					be0_in_fe1: endpoint@1 {
1249*4882a593Smuzhiyun						reg = <1>;
1250*4882a593Smuzhiyun						remote-endpoint = <&fe1_out_be0>;
1251*4882a593Smuzhiyun					};
1252*4882a593Smuzhiyun				};
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun				be0_out: port@1 {
1255*4882a593Smuzhiyun					#address-cells = <1>;
1256*4882a593Smuzhiyun					#size-cells = <0>;
1257*4882a593Smuzhiyun					reg = <1>;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun					be0_out_tcon0: endpoint@0 {
1260*4882a593Smuzhiyun						reg = <0>;
1261*4882a593Smuzhiyun						remote-endpoint = <&tcon0_in_be0>;
1262*4882a593Smuzhiyun					};
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun					be0_out_tcon1: endpoint@1 {
1265*4882a593Smuzhiyun						reg = <1>;
1266*4882a593Smuzhiyun						remote-endpoint = <&tcon1_in_be0>;
1267*4882a593Smuzhiyun					};
1268*4882a593Smuzhiyun				};
1269*4882a593Smuzhiyun			};
1270*4882a593Smuzhiyun		};
1271*4882a593Smuzhiyun	};
1272*4882a593Smuzhiyun};
1273