1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2015 - Maxime Coquelin <mcoquelin.stm32@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include "armv7-m.dtsi" 44*4882a593Smuzhiyun#include <dt-bindings/clock/stm32fx-clock.h> 45*4882a593Smuzhiyun#include <dt-bindings/mfd/stm32f7-rcc.h> 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun/ { 48*4882a593Smuzhiyun #address-cells = <1>; 49*4882a593Smuzhiyun #size-cells = <1>; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun clocks { 52*4882a593Smuzhiyun clk_hse: clk-hse { 53*4882a593Smuzhiyun #clock-cells = <0>; 54*4882a593Smuzhiyun compatible = "fixed-clock"; 55*4882a593Smuzhiyun clock-frequency = <0>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun clk-lse { 59*4882a593Smuzhiyun #clock-cells = <0>; 60*4882a593Smuzhiyun compatible = "fixed-clock"; 61*4882a593Smuzhiyun clock-frequency = <32768>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun clk-lsi { 65*4882a593Smuzhiyun #clock-cells = <0>; 66*4882a593Smuzhiyun compatible = "fixed-clock"; 67*4882a593Smuzhiyun clock-frequency = <32000>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun clk_i2s_ckin: clk-i2s-ckin { 71*4882a593Smuzhiyun #clock-cells = <0>; 72*4882a593Smuzhiyun compatible = "fixed-clock"; 73*4882a593Smuzhiyun clock-frequency = <48000000>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun soc { 78*4882a593Smuzhiyun timer2: timer@40000000 { 79*4882a593Smuzhiyun compatible = "st,stm32-timer"; 80*4882a593Smuzhiyun reg = <0x40000000 0x400>; 81*4882a593Smuzhiyun interrupts = <28>; 82*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM2)>; 83*4882a593Smuzhiyun status = "disabled"; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun timers2: timers@40000000 { 87*4882a593Smuzhiyun #address-cells = <1>; 88*4882a593Smuzhiyun #size-cells = <0>; 89*4882a593Smuzhiyun compatible = "st,stm32-timers"; 90*4882a593Smuzhiyun reg = <0x40000000 0x400>; 91*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM2)>; 92*4882a593Smuzhiyun clock-names = "int"; 93*4882a593Smuzhiyun status = "disabled"; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun pwm { 96*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 97*4882a593Smuzhiyun #pwm-cells = <3>; 98*4882a593Smuzhiyun status = "disabled"; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun timer@1 { 102*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 103*4882a593Smuzhiyun reg = <1>; 104*4882a593Smuzhiyun status = "disabled"; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun timer3: timer@40000400 { 109*4882a593Smuzhiyun compatible = "st,stm32-timer"; 110*4882a593Smuzhiyun reg = <0x40000400 0x400>; 111*4882a593Smuzhiyun interrupts = <29>; 112*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM3)>; 113*4882a593Smuzhiyun status = "disabled"; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun timers3: timers@40000400 { 117*4882a593Smuzhiyun #address-cells = <1>; 118*4882a593Smuzhiyun #size-cells = <0>; 119*4882a593Smuzhiyun compatible = "st,stm32-timers"; 120*4882a593Smuzhiyun reg = <0x40000400 0x400>; 121*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM3)>; 122*4882a593Smuzhiyun clock-names = "int"; 123*4882a593Smuzhiyun status = "disabled"; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun pwm { 126*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 127*4882a593Smuzhiyun #pwm-cells = <3>; 128*4882a593Smuzhiyun status = "disabled"; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun timer@2 { 132*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 133*4882a593Smuzhiyun reg = <2>; 134*4882a593Smuzhiyun status = "disabled"; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun timer4: timer@40000800 { 139*4882a593Smuzhiyun compatible = "st,stm32-timer"; 140*4882a593Smuzhiyun reg = <0x40000800 0x400>; 141*4882a593Smuzhiyun interrupts = <30>; 142*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM4)>; 143*4882a593Smuzhiyun status = "disabled"; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun timers4: timers@40000800 { 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <0>; 149*4882a593Smuzhiyun compatible = "st,stm32-timers"; 150*4882a593Smuzhiyun reg = <0x40000800 0x400>; 151*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM4)>; 152*4882a593Smuzhiyun clock-names = "int"; 153*4882a593Smuzhiyun status = "disabled"; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun pwm { 156*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 157*4882a593Smuzhiyun #pwm-cells = <3>; 158*4882a593Smuzhiyun status = "disabled"; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun timer@3 { 162*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 163*4882a593Smuzhiyun reg = <3>; 164*4882a593Smuzhiyun status = "disabled"; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun timer5: timer@40000c00 { 169*4882a593Smuzhiyun compatible = "st,stm32-timer"; 170*4882a593Smuzhiyun reg = <0x40000c00 0x400>; 171*4882a593Smuzhiyun interrupts = <50>; 172*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM5)>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun timers5: timers@40000c00 { 176*4882a593Smuzhiyun #address-cells = <1>; 177*4882a593Smuzhiyun #size-cells = <0>; 178*4882a593Smuzhiyun compatible = "st,stm32-timers"; 179*4882a593Smuzhiyun reg = <0x40000C00 0x400>; 180*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM5)>; 181*4882a593Smuzhiyun clock-names = "int"; 182*4882a593Smuzhiyun status = "disabled"; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun pwm { 185*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 186*4882a593Smuzhiyun #pwm-cells = <3>; 187*4882a593Smuzhiyun status = "disabled"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun timer@4 { 191*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 192*4882a593Smuzhiyun reg = <4>; 193*4882a593Smuzhiyun status = "disabled"; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun timer6: timer@40001000 { 198*4882a593Smuzhiyun compatible = "st,stm32-timer"; 199*4882a593Smuzhiyun reg = <0x40001000 0x400>; 200*4882a593Smuzhiyun interrupts = <54>; 201*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM6)>; 202*4882a593Smuzhiyun status = "disabled"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun timers6: timers@40001000 { 206*4882a593Smuzhiyun #address-cells = <1>; 207*4882a593Smuzhiyun #size-cells = <0>; 208*4882a593Smuzhiyun compatible = "st,stm32-timers"; 209*4882a593Smuzhiyun reg = <0x40001000 0x400>; 210*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM6)>; 211*4882a593Smuzhiyun clock-names = "int"; 212*4882a593Smuzhiyun status = "disabled"; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun timer@5 { 215*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 216*4882a593Smuzhiyun reg = <5>; 217*4882a593Smuzhiyun status = "disabled"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun timer7: timer@40001400 { 222*4882a593Smuzhiyun compatible = "st,stm32-timer"; 223*4882a593Smuzhiyun reg = <0x40001400 0x400>; 224*4882a593Smuzhiyun interrupts = <55>; 225*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM7)>; 226*4882a593Smuzhiyun status = "disabled"; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun timers7: timers@40001400 { 230*4882a593Smuzhiyun #address-cells = <1>; 231*4882a593Smuzhiyun #size-cells = <0>; 232*4882a593Smuzhiyun compatible = "st,stm32-timers"; 233*4882a593Smuzhiyun reg = <0x40001400 0x400>; 234*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM7)>; 235*4882a593Smuzhiyun clock-names = "int"; 236*4882a593Smuzhiyun status = "disabled"; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun timer@6 { 239*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 240*4882a593Smuzhiyun reg = <6>; 241*4882a593Smuzhiyun status = "disabled"; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun timers12: timers@40001800 { 246*4882a593Smuzhiyun #address-cells = <1>; 247*4882a593Smuzhiyun #size-cells = <0>; 248*4882a593Smuzhiyun compatible = "st,stm32-timers"; 249*4882a593Smuzhiyun reg = <0x40001800 0x400>; 250*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM12)>; 251*4882a593Smuzhiyun clock-names = "int"; 252*4882a593Smuzhiyun status = "disabled"; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun pwm { 255*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 256*4882a593Smuzhiyun #pwm-cells = <3>; 257*4882a593Smuzhiyun status = "disabled"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun timer@11 { 261*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 262*4882a593Smuzhiyun reg = <11>; 263*4882a593Smuzhiyun status = "disabled"; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun timers13: timers@40001c00 { 268*4882a593Smuzhiyun compatible = "st,stm32-timers"; 269*4882a593Smuzhiyun reg = <0x40001C00 0x400>; 270*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM13)>; 271*4882a593Smuzhiyun clock-names = "int"; 272*4882a593Smuzhiyun status = "disabled"; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun pwm { 275*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 276*4882a593Smuzhiyun #pwm-cells = <3>; 277*4882a593Smuzhiyun status = "disabled"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun timers14: timers@40002000 { 282*4882a593Smuzhiyun compatible = "st,stm32-timers"; 283*4882a593Smuzhiyun reg = <0x40002000 0x400>; 284*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM14)>; 285*4882a593Smuzhiyun clock-names = "int"; 286*4882a593Smuzhiyun status = "disabled"; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun pwm { 289*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 290*4882a593Smuzhiyun #pwm-cells = <3>; 291*4882a593Smuzhiyun status = "disabled"; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun rtc: rtc@40002800 { 296*4882a593Smuzhiyun compatible = "st,stm32-rtc"; 297*4882a593Smuzhiyun reg = <0x40002800 0x400>; 298*4882a593Smuzhiyun clocks = <&rcc 1 CLK_RTC>; 299*4882a593Smuzhiyun assigned-clocks = <&rcc 1 CLK_RTC>; 300*4882a593Smuzhiyun assigned-clock-parents = <&rcc 1 CLK_LSE>; 301*4882a593Smuzhiyun interrupt-parent = <&exti>; 302*4882a593Smuzhiyun interrupts = <17 1>; 303*4882a593Smuzhiyun st,syscfg = <&pwrcfg 0x00 0x100>; 304*4882a593Smuzhiyun status = "disabled"; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun usart2: serial@40004400 { 308*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 309*4882a593Smuzhiyun reg = <0x40004400 0x400>; 310*4882a593Smuzhiyun interrupts = <38>; 311*4882a593Smuzhiyun clocks = <&rcc 1 CLK_USART2>; 312*4882a593Smuzhiyun status = "disabled"; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun usart3: serial@40004800 { 316*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 317*4882a593Smuzhiyun reg = <0x40004800 0x400>; 318*4882a593Smuzhiyun interrupts = <39>; 319*4882a593Smuzhiyun clocks = <&rcc 1 CLK_USART3>; 320*4882a593Smuzhiyun status = "disabled"; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun usart4: serial@40004c00 { 324*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 325*4882a593Smuzhiyun reg = <0x40004c00 0x400>; 326*4882a593Smuzhiyun interrupts = <52>; 327*4882a593Smuzhiyun clocks = <&rcc 1 CLK_UART4>; 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun usart5: serial@40005000 { 332*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 333*4882a593Smuzhiyun reg = <0x40005000 0x400>; 334*4882a593Smuzhiyun interrupts = <53>; 335*4882a593Smuzhiyun clocks = <&rcc 1 CLK_UART5>; 336*4882a593Smuzhiyun status = "disabled"; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun i2c1: i2c@40005400 { 340*4882a593Smuzhiyun compatible = "st,stm32f7-i2c"; 341*4882a593Smuzhiyun reg = <0x40005400 0x400>; 342*4882a593Smuzhiyun interrupts = <31>, 343*4882a593Smuzhiyun <32>; 344*4882a593Smuzhiyun resets = <&rcc STM32F7_APB1_RESET(I2C1)>; 345*4882a593Smuzhiyun clocks = <&rcc 1 CLK_I2C1>; 346*4882a593Smuzhiyun #address-cells = <1>; 347*4882a593Smuzhiyun #size-cells = <0>; 348*4882a593Smuzhiyun status = "disabled"; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun i2c2: i2c@40005800 { 352*4882a593Smuzhiyun compatible = "st,stm32f7-i2c"; 353*4882a593Smuzhiyun reg = <0x40005800 0x400>; 354*4882a593Smuzhiyun interrupts = <33>, 355*4882a593Smuzhiyun <34>; 356*4882a593Smuzhiyun resets = <&rcc STM32F7_APB1_RESET(I2C2)>; 357*4882a593Smuzhiyun clocks = <&rcc 1 CLK_I2C2>; 358*4882a593Smuzhiyun #address-cells = <1>; 359*4882a593Smuzhiyun #size-cells = <0>; 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun i2c3: i2c@40005c00 { 364*4882a593Smuzhiyun compatible = "st,stm32f7-i2c"; 365*4882a593Smuzhiyun reg = <0x40005c00 0x400>; 366*4882a593Smuzhiyun interrupts = <72>, 367*4882a593Smuzhiyun <73>; 368*4882a593Smuzhiyun resets = <&rcc STM32F7_APB1_RESET(I2C3)>; 369*4882a593Smuzhiyun clocks = <&rcc 1 CLK_I2C3>; 370*4882a593Smuzhiyun #address-cells = <1>; 371*4882a593Smuzhiyun #size-cells = <0>; 372*4882a593Smuzhiyun status = "disabled"; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun i2c4: i2c@40006000 { 376*4882a593Smuzhiyun compatible = "st,stm32f7-i2c"; 377*4882a593Smuzhiyun reg = <0x40006000 0x400>; 378*4882a593Smuzhiyun interrupts = <95>, 379*4882a593Smuzhiyun <96>; 380*4882a593Smuzhiyun resets = <&rcc STM32F7_APB1_RESET(I2C4)>; 381*4882a593Smuzhiyun clocks = <&rcc 1 CLK_I2C4>; 382*4882a593Smuzhiyun #address-cells = <1>; 383*4882a593Smuzhiyun #size-cells = <0>; 384*4882a593Smuzhiyun status = "disabled"; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun cec: cec@40006c00 { 388*4882a593Smuzhiyun compatible = "st,stm32-cec"; 389*4882a593Smuzhiyun reg = <0x40006C00 0x400>; 390*4882a593Smuzhiyun interrupts = <94>; 391*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB1_CLOCK(CEC)>, <&rcc 1 CLK_HDMI_CEC>; 392*4882a593Smuzhiyun clock-names = "cec", "hdmi-cec"; 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun usart7: serial@40007800 { 397*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 398*4882a593Smuzhiyun reg = <0x40007800 0x400>; 399*4882a593Smuzhiyun interrupts = <82>; 400*4882a593Smuzhiyun clocks = <&rcc 1 CLK_UART7>; 401*4882a593Smuzhiyun status = "disabled"; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun usart8: serial@40007c00 { 405*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 406*4882a593Smuzhiyun reg = <0x40007c00 0x400>; 407*4882a593Smuzhiyun interrupts = <83>; 408*4882a593Smuzhiyun clocks = <&rcc 1 CLK_UART8>; 409*4882a593Smuzhiyun status = "disabled"; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun timers1: timers@40010000 { 413*4882a593Smuzhiyun #address-cells = <1>; 414*4882a593Smuzhiyun #size-cells = <0>; 415*4882a593Smuzhiyun compatible = "st,stm32-timers"; 416*4882a593Smuzhiyun reg = <0x40010000 0x400>; 417*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM1)>; 418*4882a593Smuzhiyun clock-names = "int"; 419*4882a593Smuzhiyun status = "disabled"; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun pwm { 422*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 423*4882a593Smuzhiyun #pwm-cells = <3>; 424*4882a593Smuzhiyun status = "disabled"; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun timer@0 { 428*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 429*4882a593Smuzhiyun reg = <0>; 430*4882a593Smuzhiyun status = "disabled"; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun timers8: timers@40010400 { 435*4882a593Smuzhiyun #address-cells = <1>; 436*4882a593Smuzhiyun #size-cells = <0>; 437*4882a593Smuzhiyun compatible = "st,stm32-timers"; 438*4882a593Smuzhiyun reg = <0x40010400 0x400>; 439*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM8)>; 440*4882a593Smuzhiyun clock-names = "int"; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun pwm { 444*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 445*4882a593Smuzhiyun #pwm-cells = <3>; 446*4882a593Smuzhiyun status = "disabled"; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun timer@7 { 450*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 451*4882a593Smuzhiyun reg = <7>; 452*4882a593Smuzhiyun status = "disabled"; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun usart1: serial@40011000 { 457*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 458*4882a593Smuzhiyun reg = <0x40011000 0x400>; 459*4882a593Smuzhiyun interrupts = <37>; 460*4882a593Smuzhiyun clocks = <&rcc 1 CLK_USART1>; 461*4882a593Smuzhiyun status = "disabled"; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun usart6: serial@40011400 { 465*4882a593Smuzhiyun compatible = "st,stm32f7-uart"; 466*4882a593Smuzhiyun reg = <0x40011400 0x400>; 467*4882a593Smuzhiyun interrupts = <71>; 468*4882a593Smuzhiyun clocks = <&rcc 1 CLK_USART6>; 469*4882a593Smuzhiyun status = "disabled"; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun sdio2: sdio2@40011c00 { 473*4882a593Smuzhiyun compatible = "arm,pl180", "arm,primecell"; 474*4882a593Smuzhiyun arm,primecell-periphid = <0x00880180>; 475*4882a593Smuzhiyun reg = <0x40011c00 0x400>; 476*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(SDMMC2)>; 477*4882a593Smuzhiyun clock-names = "apb_pclk"; 478*4882a593Smuzhiyun interrupts = <103>; 479*4882a593Smuzhiyun max-frequency = <48000000>; 480*4882a593Smuzhiyun status = "disabled"; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun sdio1: sdio1@40012c00 { 484*4882a593Smuzhiyun compatible = "arm,pl180", "arm,primecell"; 485*4882a593Smuzhiyun arm,primecell-periphid = <0x00880180>; 486*4882a593Smuzhiyun reg = <0x40012c00 0x400>; 487*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(SDMMC1)>; 488*4882a593Smuzhiyun clock-names = "apb_pclk"; 489*4882a593Smuzhiyun interrupts = <49>; 490*4882a593Smuzhiyun max-frequency = <48000000>; 491*4882a593Smuzhiyun status = "disabled"; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun syscfg: syscon@40013800 { 495*4882a593Smuzhiyun compatible = "st,stm32-syscfg", "syscon"; 496*4882a593Smuzhiyun reg = <0x40013800 0x400>; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun exti: interrupt-controller@40013c00 { 500*4882a593Smuzhiyun compatible = "st,stm32-exti"; 501*4882a593Smuzhiyun interrupt-controller; 502*4882a593Smuzhiyun #interrupt-cells = <2>; 503*4882a593Smuzhiyun reg = <0x40013C00 0x400>; 504*4882a593Smuzhiyun interrupts = <1>, <2>, <3>, <6>, <7>, <8>, <9>, <10>, <23>, <40>, <41>, <42>, <62>, <76>; 505*4882a593Smuzhiyun }; 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun timers9: timers@40014000 { 508*4882a593Smuzhiyun #address-cells = <1>; 509*4882a593Smuzhiyun #size-cells = <0>; 510*4882a593Smuzhiyun compatible = "st,stm32-timers"; 511*4882a593Smuzhiyun reg = <0x40014000 0x400>; 512*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM9)>; 513*4882a593Smuzhiyun clock-names = "int"; 514*4882a593Smuzhiyun status = "disabled"; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun pwm { 517*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 518*4882a593Smuzhiyun #pwm-cells = <3>; 519*4882a593Smuzhiyun status = "disabled"; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun timer@8 { 523*4882a593Smuzhiyun compatible = "st,stm32-timer-trigger"; 524*4882a593Smuzhiyun reg = <8>; 525*4882a593Smuzhiyun status = "disabled"; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun timers10: timers@40014400 { 530*4882a593Smuzhiyun compatible = "st,stm32-timers"; 531*4882a593Smuzhiyun reg = <0x40014400 0x400>; 532*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM10)>; 533*4882a593Smuzhiyun clock-names = "int"; 534*4882a593Smuzhiyun status = "disabled"; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun pwm { 537*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 538*4882a593Smuzhiyun #pwm-cells = <3>; 539*4882a593Smuzhiyun status = "disabled"; 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun timers11: timers@40014800 { 544*4882a593Smuzhiyun compatible = "st,stm32-timers"; 545*4882a593Smuzhiyun reg = <0x40014800 0x400>; 546*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_APB2_CLOCK(TIM11)>; 547*4882a593Smuzhiyun clock-names = "int"; 548*4882a593Smuzhiyun status = "disabled"; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun pwm { 551*4882a593Smuzhiyun compatible = "st,stm32-pwm"; 552*4882a593Smuzhiyun #pwm-cells = <3>; 553*4882a593Smuzhiyun status = "disabled"; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun pwrcfg: power-config@40007000 { 558*4882a593Smuzhiyun compatible = "st,stm32-power-config", "syscon"; 559*4882a593Smuzhiyun reg = <0x40007000 0x400>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun crc: crc@40023000 { 563*4882a593Smuzhiyun compatible = "st,stm32f7-crc"; 564*4882a593Smuzhiyun reg = <0x40023000 0x400>; 565*4882a593Smuzhiyun clocks = <&rcc 0 12>; 566*4882a593Smuzhiyun status = "disabled"; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun rcc: rcc@40023800 { 570*4882a593Smuzhiyun #reset-cells = <1>; 571*4882a593Smuzhiyun #clock-cells = <2>; 572*4882a593Smuzhiyun compatible = "st,stm32f746-rcc", "st,stm32-rcc"; 573*4882a593Smuzhiyun reg = <0x40023800 0x400>; 574*4882a593Smuzhiyun clocks = <&clk_hse>, <&clk_i2s_ckin>; 575*4882a593Smuzhiyun st,syscfg = <&pwrcfg>; 576*4882a593Smuzhiyun assigned-clocks = <&rcc 1 CLK_HSE_RTC>; 577*4882a593Smuzhiyun assigned-clock-rates = <1000000>; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun dma1: dma-controller@40026000 { 581*4882a593Smuzhiyun compatible = "st,stm32-dma"; 582*4882a593Smuzhiyun reg = <0x40026000 0x400>; 583*4882a593Smuzhiyun interrupts = <11>, 584*4882a593Smuzhiyun <12>, 585*4882a593Smuzhiyun <13>, 586*4882a593Smuzhiyun <14>, 587*4882a593Smuzhiyun <15>, 588*4882a593Smuzhiyun <16>, 589*4882a593Smuzhiyun <17>, 590*4882a593Smuzhiyun <47>; 591*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_AHB1_CLOCK(DMA1)>; 592*4882a593Smuzhiyun #dma-cells = <4>; 593*4882a593Smuzhiyun status = "disabled"; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun dma2: dma-controller@40026400 { 597*4882a593Smuzhiyun compatible = "st,stm32-dma"; 598*4882a593Smuzhiyun reg = <0x40026400 0x400>; 599*4882a593Smuzhiyun interrupts = <56>, 600*4882a593Smuzhiyun <57>, 601*4882a593Smuzhiyun <58>, 602*4882a593Smuzhiyun <59>, 603*4882a593Smuzhiyun <60>, 604*4882a593Smuzhiyun <68>, 605*4882a593Smuzhiyun <69>, 606*4882a593Smuzhiyun <70>; 607*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_AHB1_CLOCK(DMA2)>; 608*4882a593Smuzhiyun #dma-cells = <4>; 609*4882a593Smuzhiyun st,mem2mem; 610*4882a593Smuzhiyun status = "disabled"; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun usbotg_hs: usb@40040000 { 614*4882a593Smuzhiyun compatible = "st,stm32f7-hsotg"; 615*4882a593Smuzhiyun reg = <0x40040000 0x40000>; 616*4882a593Smuzhiyun interrupts = <77>; 617*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_AHB1_CLOCK(OTGHS)>; 618*4882a593Smuzhiyun clock-names = "otg"; 619*4882a593Smuzhiyun g-rx-fifo-size = <256>; 620*4882a593Smuzhiyun g-np-tx-fifo-size = <32>; 621*4882a593Smuzhiyun g-tx-fifo-size = <128 128 64 64 64 64 32 32>; 622*4882a593Smuzhiyun status = "disabled"; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun usbotg_fs: usb@50000000 { 626*4882a593Smuzhiyun compatible = "st,stm32f4x9-fsotg"; 627*4882a593Smuzhiyun reg = <0x50000000 0x40000>; 628*4882a593Smuzhiyun interrupts = <67>; 629*4882a593Smuzhiyun clocks = <&rcc 0 STM32F7_AHB2_CLOCK(OTGFS)>; 630*4882a593Smuzhiyun clock-names = "otg"; 631*4882a593Smuzhiyun status = "disabled"; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun}; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun&systick { 637*4882a593Smuzhiyun clocks = <&rcc 1 0>; 638*4882a593Smuzhiyun status = "okay"; 639*4882a593Smuzhiyun}; 640