1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2017 - Alexandre Torgue <alexandre.torgue@st.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include <dt-bindings/pinctrl/stm32-pinfunc.h> 44*4882a593Smuzhiyun#include <dt-bindings/mfd/stm32f4-rcc.h> 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun/ { 47*4882a593Smuzhiyun soc { 48*4882a593Smuzhiyun pinctrl: pin-controller { 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #size-cells = <1>; 51*4882a593Smuzhiyun ranges = <0 0x40020000 0x3000>; 52*4882a593Smuzhiyun interrupt-parent = <&exti>; 53*4882a593Smuzhiyun st,syscfg = <&syscfg 0x8>; 54*4882a593Smuzhiyun pins-are-numbered; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun gpioa: gpio@40020000 { 57*4882a593Smuzhiyun gpio-controller; 58*4882a593Smuzhiyun #gpio-cells = <2>; 59*4882a593Smuzhiyun interrupt-controller; 60*4882a593Smuzhiyun #interrupt-cells = <2>; 61*4882a593Smuzhiyun reg = <0x0 0x400>; 62*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOA)>; 63*4882a593Smuzhiyun st,bank-name = "GPIOA"; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun gpiob: gpio@40020400 { 67*4882a593Smuzhiyun gpio-controller; 68*4882a593Smuzhiyun #gpio-cells = <2>; 69*4882a593Smuzhiyun interrupt-controller; 70*4882a593Smuzhiyun #interrupt-cells = <2>; 71*4882a593Smuzhiyun reg = <0x400 0x400>; 72*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOB)>; 73*4882a593Smuzhiyun st,bank-name = "GPIOB"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun gpioc: gpio@40020800 { 77*4882a593Smuzhiyun gpio-controller; 78*4882a593Smuzhiyun #gpio-cells = <2>; 79*4882a593Smuzhiyun interrupt-controller; 80*4882a593Smuzhiyun #interrupt-cells = <2>; 81*4882a593Smuzhiyun reg = <0x800 0x400>; 82*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOC)>; 83*4882a593Smuzhiyun st,bank-name = "GPIOC"; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun gpiod: gpio@40020c00 { 87*4882a593Smuzhiyun gpio-controller; 88*4882a593Smuzhiyun #gpio-cells = <2>; 89*4882a593Smuzhiyun interrupt-controller; 90*4882a593Smuzhiyun #interrupt-cells = <2>; 91*4882a593Smuzhiyun reg = <0xc00 0x400>; 92*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOD)>; 93*4882a593Smuzhiyun st,bank-name = "GPIOD"; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun gpioe: gpio@40021000 { 97*4882a593Smuzhiyun gpio-controller; 98*4882a593Smuzhiyun #gpio-cells = <2>; 99*4882a593Smuzhiyun interrupt-controller; 100*4882a593Smuzhiyun #interrupt-cells = <2>; 101*4882a593Smuzhiyun reg = <0x1000 0x400>; 102*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOE)>; 103*4882a593Smuzhiyun st,bank-name = "GPIOE"; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun gpiof: gpio@40021400 { 107*4882a593Smuzhiyun gpio-controller; 108*4882a593Smuzhiyun #gpio-cells = <2>; 109*4882a593Smuzhiyun interrupt-controller; 110*4882a593Smuzhiyun #interrupt-cells = <2>; 111*4882a593Smuzhiyun reg = <0x1400 0x400>; 112*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOF)>; 113*4882a593Smuzhiyun st,bank-name = "GPIOF"; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun gpiog: gpio@40021800 { 117*4882a593Smuzhiyun gpio-controller; 118*4882a593Smuzhiyun #gpio-cells = <2>; 119*4882a593Smuzhiyun interrupt-controller; 120*4882a593Smuzhiyun #interrupt-cells = <2>; 121*4882a593Smuzhiyun reg = <0x1800 0x400>; 122*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOG)>; 123*4882a593Smuzhiyun st,bank-name = "GPIOG"; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun gpioh: gpio@40021c00 { 127*4882a593Smuzhiyun gpio-controller; 128*4882a593Smuzhiyun #gpio-cells = <2>; 129*4882a593Smuzhiyun interrupt-controller; 130*4882a593Smuzhiyun #interrupt-cells = <2>; 131*4882a593Smuzhiyun reg = <0x1c00 0x400>; 132*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOH)>; 133*4882a593Smuzhiyun st,bank-name = "GPIOH"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun gpioi: gpio@40022000 { 137*4882a593Smuzhiyun gpio-controller; 138*4882a593Smuzhiyun #gpio-cells = <2>; 139*4882a593Smuzhiyun interrupt-controller; 140*4882a593Smuzhiyun #interrupt-cells = <2>; 141*4882a593Smuzhiyun reg = <0x2000 0x400>; 142*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOI)>; 143*4882a593Smuzhiyun st,bank-name = "GPIOI"; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun gpioj: gpio@40022400 { 147*4882a593Smuzhiyun gpio-controller; 148*4882a593Smuzhiyun #gpio-cells = <2>; 149*4882a593Smuzhiyun interrupt-controller; 150*4882a593Smuzhiyun #interrupt-cells = <2>; 151*4882a593Smuzhiyun reg = <0x2400 0x400>; 152*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOJ)>; 153*4882a593Smuzhiyun st,bank-name = "GPIOJ"; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun gpiok: gpio@40022800 { 157*4882a593Smuzhiyun gpio-controller; 158*4882a593Smuzhiyun #gpio-cells = <2>; 159*4882a593Smuzhiyun interrupt-controller; 160*4882a593Smuzhiyun #interrupt-cells = <2>; 161*4882a593Smuzhiyun reg = <0x2800 0x400>; 162*4882a593Smuzhiyun clocks = <&rcc 0 STM32F4_AHB1_CLOCK(GPIOK)>; 163*4882a593Smuzhiyun st,bank-name = "GPIOK"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun usart1_pins_a: usart1-0 { 167*4882a593Smuzhiyun pins1 { 168*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 9, AF7)>; /* USART1_TX */ 169*4882a593Smuzhiyun bias-disable; 170*4882a593Smuzhiyun drive-push-pull; 171*4882a593Smuzhiyun slew-rate = <0>; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun pins2 { 174*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 10, AF7)>; /* USART1_RX */ 175*4882a593Smuzhiyun bias-disable; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun usart3_pins_a: usart3-0 { 180*4882a593Smuzhiyun pins1 { 181*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 10, AF7)>; /* USART3_TX */ 182*4882a593Smuzhiyun bias-disable; 183*4882a593Smuzhiyun drive-push-pull; 184*4882a593Smuzhiyun slew-rate = <0>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun pins2 { 187*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 11, AF7)>; /* USART3_RX */ 188*4882a593Smuzhiyun bias-disable; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun usbotg_fs_pins_a: usbotg-fs-0 { 193*4882a593Smuzhiyun pins { 194*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 10, AF10)>, /* OTG_FS_ID */ 195*4882a593Smuzhiyun <STM32_PINMUX('A', 11, AF10)>, /* OTG_FS_DM */ 196*4882a593Smuzhiyun <STM32_PINMUX('A', 12, AF10)>; /* OTG_FS_DP */ 197*4882a593Smuzhiyun bias-disable; 198*4882a593Smuzhiyun drive-push-pull; 199*4882a593Smuzhiyun slew-rate = <2>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun usbotg_fs_pins_b: usbotg-fs-1 { 204*4882a593Smuzhiyun pins { 205*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 12, AF12)>, /* OTG_HS_ID */ 206*4882a593Smuzhiyun <STM32_PINMUX('B', 14, AF12)>, /* OTG_HS_DM */ 207*4882a593Smuzhiyun <STM32_PINMUX('B', 15, AF12)>; /* OTG_HS_DP */ 208*4882a593Smuzhiyun bias-disable; 209*4882a593Smuzhiyun drive-push-pull; 210*4882a593Smuzhiyun slew-rate = <2>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun usbotg_hs_pins_a: usbotg-hs-0 { 215*4882a593Smuzhiyun pins { 216*4882a593Smuzhiyun pinmux = <STM32_PINMUX('H', 4, AF10)>, /* OTG_HS_ULPI_NXT*/ 217*4882a593Smuzhiyun <STM32_PINMUX('I', 11, AF10)>, /* OTG_HS_ULPI_DIR */ 218*4882a593Smuzhiyun <STM32_PINMUX('C', 0, AF10)>, /* OTG_HS_ULPI_STP */ 219*4882a593Smuzhiyun <STM32_PINMUX('A', 5, AF10)>, /* OTG_HS_ULPI_CK */ 220*4882a593Smuzhiyun <STM32_PINMUX('A', 3, AF10)>, /* OTG_HS_ULPI_D0 */ 221*4882a593Smuzhiyun <STM32_PINMUX('B', 0, AF10)>, /* OTG_HS_ULPI_D1 */ 222*4882a593Smuzhiyun <STM32_PINMUX('B', 1, AF10)>, /* OTG_HS_ULPI_D2 */ 223*4882a593Smuzhiyun <STM32_PINMUX('B', 10, AF10)>, /* OTG_HS_ULPI_D3 */ 224*4882a593Smuzhiyun <STM32_PINMUX('B', 11, AF10)>, /* OTG_HS_ULPI_D4 */ 225*4882a593Smuzhiyun <STM32_PINMUX('B', 12, AF10)>, /* OTG_HS_ULPI_D5 */ 226*4882a593Smuzhiyun <STM32_PINMUX('B', 13, AF10)>, /* OTG_HS_ULPI_D6 */ 227*4882a593Smuzhiyun <STM32_PINMUX('B', 5, AF10)>; /* OTG_HS_ULPI_D7 */ 228*4882a593Smuzhiyun bias-disable; 229*4882a593Smuzhiyun drive-push-pull; 230*4882a593Smuzhiyun slew-rate = <2>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun ethernet_mii: mii-0 { 235*4882a593Smuzhiyun pins { 236*4882a593Smuzhiyun pinmux = <STM32_PINMUX('G', 13, AF11)>, /* ETH_MII_TXD0_ETH_RMII_TXD0 */ 237*4882a593Smuzhiyun <STM32_PINMUX('G', 14, AF11)>, /* ETH_MII_TXD1_ETH_RMII_TXD1 */ 238*4882a593Smuzhiyun <STM32_PINMUX('C', 2, AF11)>, /* ETH_MII_TXD2 */ 239*4882a593Smuzhiyun <STM32_PINMUX('B', 8, AF11)>, /* ETH_MII_TXD3 */ 240*4882a593Smuzhiyun <STM32_PINMUX('C', 3, AF11)>, /* ETH_MII_TX_CLK */ 241*4882a593Smuzhiyun <STM32_PINMUX('G', 11,AF11)>, /* ETH_MII_TX_EN_ETH_RMII_TX_EN */ 242*4882a593Smuzhiyun <STM32_PINMUX('A', 2, AF11)>, /* ETH_MDIO */ 243*4882a593Smuzhiyun <STM32_PINMUX('C', 1, AF11)>, /* ETH_MDC */ 244*4882a593Smuzhiyun <STM32_PINMUX('A', 1, AF11)>, /* ETH_MII_RX_CLK_ETH_RMII_REF_CLK */ 245*4882a593Smuzhiyun <STM32_PINMUX('A', 7, AF11)>, /* ETH_MII_RX_DV_ETH_RMII_CRS_DV */ 246*4882a593Smuzhiyun <STM32_PINMUX('C', 4, AF11)>, /* ETH_MII_RXD0_ETH_RMII_RXD0 */ 247*4882a593Smuzhiyun <STM32_PINMUX('C', 5, AF11)>, /* ETH_MII_RXD1_ETH_RMII_RXD1 */ 248*4882a593Smuzhiyun <STM32_PINMUX('H', 6, AF11)>, /* ETH_MII_RXD2 */ 249*4882a593Smuzhiyun <STM32_PINMUX('H', 7, AF11)>; /* ETH_MII_RXD3 */ 250*4882a593Smuzhiyun slew-rate = <2>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun adc3_in8_pin: adc-200 { 255*4882a593Smuzhiyun pins { 256*4882a593Smuzhiyun pinmux = <STM32_PINMUX('F', 10, ANALOG)>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun pwm1_pins: pwm1-0 { 261*4882a593Smuzhiyun pins { 262*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 8, AF1)>, /* TIM1_CH1 */ 263*4882a593Smuzhiyun <STM32_PINMUX('B', 13, AF1)>, /* TIM1_CH1N */ 264*4882a593Smuzhiyun <STM32_PINMUX('B', 12, AF1)>; /* TIM1_BKIN */ 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun pwm3_pins: pwm3-0 { 269*4882a593Smuzhiyun pins { 270*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 4, AF2)>, /* TIM3_CH1 */ 271*4882a593Smuzhiyun <STM32_PINMUX('B', 5, AF2)>; /* TIM3_CH2 */ 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun i2c1_pins: i2c1-0 { 276*4882a593Smuzhiyun pins { 277*4882a593Smuzhiyun pinmux = <STM32_PINMUX('B', 9, AF4)>, /* I2C1_SDA */ 278*4882a593Smuzhiyun <STM32_PINMUX('B', 6, AF4)>; /* I2C1_SCL */ 279*4882a593Smuzhiyun bias-disable; 280*4882a593Smuzhiyun drive-open-drain; 281*4882a593Smuzhiyun slew-rate = <3>; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun ltdc_pins_a: ltdc-0 { 286*4882a593Smuzhiyun pins { 287*4882a593Smuzhiyun pinmux = <STM32_PINMUX('I', 12, AF14)>, /* LCD_HSYNC */ 288*4882a593Smuzhiyun <STM32_PINMUX('I', 13, AF14)>, /* LCD_VSYNC */ 289*4882a593Smuzhiyun <STM32_PINMUX('I', 14, AF14)>, /* LCD_CLK */ 290*4882a593Smuzhiyun <STM32_PINMUX('I', 15, AF14)>, /* LCD_R0 */ 291*4882a593Smuzhiyun <STM32_PINMUX('J', 0, AF14)>, /* LCD_R1 */ 292*4882a593Smuzhiyun <STM32_PINMUX('J', 1, AF14)>, /* LCD_R2 */ 293*4882a593Smuzhiyun <STM32_PINMUX('J', 2, AF14)>, /* LCD_R3 */ 294*4882a593Smuzhiyun <STM32_PINMUX('J', 3, AF14)>, /* LCD_R4 */ 295*4882a593Smuzhiyun <STM32_PINMUX('J', 4, AF14)>, /* LCD_R5 */ 296*4882a593Smuzhiyun <STM32_PINMUX('J', 5, AF14)>, /* LCD_R6*/ 297*4882a593Smuzhiyun <STM32_PINMUX('J', 6, AF14)>, /* LCD_R7 */ 298*4882a593Smuzhiyun <STM32_PINMUX('J', 7, AF14)>, /* LCD_G0 */ 299*4882a593Smuzhiyun <STM32_PINMUX('J', 8, AF14)>, /* LCD_G1 */ 300*4882a593Smuzhiyun <STM32_PINMUX('J', 9, AF14)>, /* LCD_G2 */ 301*4882a593Smuzhiyun <STM32_PINMUX('J', 10, AF14)>, /* LCD_G3 */ 302*4882a593Smuzhiyun <STM32_PINMUX('J', 11, AF14)>, /* LCD_G4 */ 303*4882a593Smuzhiyun <STM32_PINMUX('J', 12, AF14)>, /* LCD_B0 */ 304*4882a593Smuzhiyun <STM32_PINMUX('J', 13, AF14)>, /* LCD_B1 */ 305*4882a593Smuzhiyun <STM32_PINMUX('J', 14, AF14)>, /* LCD_B2 */ 306*4882a593Smuzhiyun <STM32_PINMUX('J', 15, AF14)>, /* LCD_B3*/ 307*4882a593Smuzhiyun <STM32_PINMUX('K', 0, AF14)>, /* LCD_G5 */ 308*4882a593Smuzhiyun <STM32_PINMUX('K', 1, AF14)>, /* LCD_G6 */ 309*4882a593Smuzhiyun <STM32_PINMUX('K', 2, AF14)>, /* LCD_G7 */ 310*4882a593Smuzhiyun <STM32_PINMUX('K', 3, AF14)>, /* LCD_B4 */ 311*4882a593Smuzhiyun <STM32_PINMUX('K', 4, AF14)>, /* LCD_B5 */ 312*4882a593Smuzhiyun <STM32_PINMUX('K', 5, AF14)>, /* LCD_B6 */ 313*4882a593Smuzhiyun <STM32_PINMUX('K', 6, AF14)>, /* LCD_B7 */ 314*4882a593Smuzhiyun <STM32_PINMUX('K', 7, AF14)>; /* LCD_DE */ 315*4882a593Smuzhiyun slew-rate = <2>; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun ltdc_pins_b: ltdc-1 { 320*4882a593Smuzhiyun pins { 321*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 6, AF14)>, 322*4882a593Smuzhiyun /* LCD_HSYNC */ 323*4882a593Smuzhiyun <STM32_PINMUX('A', 4, AF14)>, 324*4882a593Smuzhiyun /* LCD_VSYNC */ 325*4882a593Smuzhiyun <STM32_PINMUX('G', 7, AF14)>, 326*4882a593Smuzhiyun /* LCD_CLK */ 327*4882a593Smuzhiyun <STM32_PINMUX('C', 10, AF14)>, 328*4882a593Smuzhiyun /* LCD_R2 */ 329*4882a593Smuzhiyun <STM32_PINMUX('B', 0, AF9)>, 330*4882a593Smuzhiyun /* LCD_R3 */ 331*4882a593Smuzhiyun <STM32_PINMUX('A', 11, AF14)>, 332*4882a593Smuzhiyun /* LCD_R4 */ 333*4882a593Smuzhiyun <STM32_PINMUX('A', 12, AF14)>, 334*4882a593Smuzhiyun /* LCD_R5 */ 335*4882a593Smuzhiyun <STM32_PINMUX('B', 1, AF9)>, 336*4882a593Smuzhiyun /* LCD_R6*/ 337*4882a593Smuzhiyun <STM32_PINMUX('G', 6, AF14)>, 338*4882a593Smuzhiyun /* LCD_R7 */ 339*4882a593Smuzhiyun <STM32_PINMUX('A', 6, AF14)>, 340*4882a593Smuzhiyun /* LCD_G2 */ 341*4882a593Smuzhiyun <STM32_PINMUX('G', 10, AF9)>, 342*4882a593Smuzhiyun /* LCD_G3 */ 343*4882a593Smuzhiyun <STM32_PINMUX('B', 10, AF14)>, 344*4882a593Smuzhiyun /* LCD_G4 */ 345*4882a593Smuzhiyun <STM32_PINMUX('D', 6, AF14)>, 346*4882a593Smuzhiyun /* LCD_B2 */ 347*4882a593Smuzhiyun <STM32_PINMUX('G', 11, AF14)>, 348*4882a593Smuzhiyun /* LCD_B3*/ 349*4882a593Smuzhiyun <STM32_PINMUX('B', 11, AF14)>, 350*4882a593Smuzhiyun /* LCD_G5 */ 351*4882a593Smuzhiyun <STM32_PINMUX('C', 7, AF14)>, 352*4882a593Smuzhiyun /* LCD_G6 */ 353*4882a593Smuzhiyun <STM32_PINMUX('D', 3, AF14)>, 354*4882a593Smuzhiyun /* LCD_G7 */ 355*4882a593Smuzhiyun <STM32_PINMUX('G', 12, AF9)>, 356*4882a593Smuzhiyun /* LCD_B4 */ 357*4882a593Smuzhiyun <STM32_PINMUX('A', 3, AF14)>, 358*4882a593Smuzhiyun /* LCD_B5 */ 359*4882a593Smuzhiyun <STM32_PINMUX('B', 8, AF14)>, 360*4882a593Smuzhiyun /* LCD_B6 */ 361*4882a593Smuzhiyun <STM32_PINMUX('B', 9, AF14)>, 362*4882a593Smuzhiyun /* LCD_B7 */ 363*4882a593Smuzhiyun <STM32_PINMUX('F', 10, AF14)>; 364*4882a593Smuzhiyun /* LCD_DE */ 365*4882a593Smuzhiyun slew-rate = <2>; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun spi5_pins: spi5-0 { 370*4882a593Smuzhiyun pins1 { 371*4882a593Smuzhiyun pinmux = <STM32_PINMUX('F', 7, AF5)>, 372*4882a593Smuzhiyun /* SPI5_CLK */ 373*4882a593Smuzhiyun <STM32_PINMUX('F', 9, AF5)>; 374*4882a593Smuzhiyun /* SPI5_MOSI */ 375*4882a593Smuzhiyun bias-disable; 376*4882a593Smuzhiyun drive-push-pull; 377*4882a593Smuzhiyun slew-rate = <0>; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun pins2 { 380*4882a593Smuzhiyun pinmux = <STM32_PINMUX('F', 8, AF5)>; 381*4882a593Smuzhiyun /* SPI5_MISO */ 382*4882a593Smuzhiyun bias-disable; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun i2c3_pins: i2c3-0 { 387*4882a593Smuzhiyun pins { 388*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 9, AF4)>, 389*4882a593Smuzhiyun /* I2C3_SDA */ 390*4882a593Smuzhiyun <STM32_PINMUX('A', 8, AF4)>; 391*4882a593Smuzhiyun /* I2C3_SCL */ 392*4882a593Smuzhiyun bias-disable; 393*4882a593Smuzhiyun drive-open-drain; 394*4882a593Smuzhiyun slew-rate = <3>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun dcmi_pins: dcmi-0 { 399*4882a593Smuzhiyun pins { 400*4882a593Smuzhiyun pinmux = <STM32_PINMUX('A', 4, AF13)>, /* DCMI_HSYNC */ 401*4882a593Smuzhiyun <STM32_PINMUX('B', 7, AF13)>, /* DCMI_VSYNC */ 402*4882a593Smuzhiyun <STM32_PINMUX('A', 6, AF13)>, /* DCMI_PIXCLK */ 403*4882a593Smuzhiyun <STM32_PINMUX('C', 6, AF13)>, /* DCMI_D0 */ 404*4882a593Smuzhiyun <STM32_PINMUX('C', 7, AF13)>, /* DCMI_D1 */ 405*4882a593Smuzhiyun <STM32_PINMUX('C', 8, AF13)>, /* DCMI_D2 */ 406*4882a593Smuzhiyun <STM32_PINMUX('C', 9, AF13)>, /* DCMI_D3 */ 407*4882a593Smuzhiyun <STM32_PINMUX('C', 11, AF13)>, /*DCMI_D4 */ 408*4882a593Smuzhiyun <STM32_PINMUX('D', 3, AF13)>, /* DCMI_D5 */ 409*4882a593Smuzhiyun <STM32_PINMUX('B', 8, AF13)>, /* DCMI_D6 */ 410*4882a593Smuzhiyun <STM32_PINMUX('E', 6, AF13)>, /* DCMI_D7 */ 411*4882a593Smuzhiyun <STM32_PINMUX('C', 10, AF13)>, /* DCMI_D8 */ 412*4882a593Smuzhiyun <STM32_PINMUX('C', 12, AF13)>, /* DCMI_D9 */ 413*4882a593Smuzhiyun <STM32_PINMUX('D', 6, AF13)>, /* DCMI_D10 */ 414*4882a593Smuzhiyun <STM32_PINMUX('D', 2, AF13)>; /* DCMI_D11 */ 415*4882a593Smuzhiyun bias-disable; 416*4882a593Smuzhiyun drive-push-pull; 417*4882a593Smuzhiyun slew-rate = <3>; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun sdio_pins: sdio-pins-0 { 422*4882a593Smuzhiyun pins { 423*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDIO_D0 */ 424*4882a593Smuzhiyun <STM32_PINMUX('C', 9, AF12)>, /* SDIO_D1 */ 425*4882a593Smuzhiyun <STM32_PINMUX('C', 10, AF12)>, /* SDIO_D2 */ 426*4882a593Smuzhiyun <STM32_PINMUX('C', 11, AF12)>, /* SDIO_D3 */ 427*4882a593Smuzhiyun <STM32_PINMUX('C', 12, AF12)>, /* SDIO_CK */ 428*4882a593Smuzhiyun <STM32_PINMUX('D', 2, AF12)>; /* SDIO_CMD */ 429*4882a593Smuzhiyun drive-push-pull; 430*4882a593Smuzhiyun slew-rate = <2>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun sdio_pins_od: sdio-pins-od-0 { 435*4882a593Smuzhiyun pins1 { 436*4882a593Smuzhiyun pinmux = <STM32_PINMUX('C', 8, AF12)>, /* SDIO_D0 */ 437*4882a593Smuzhiyun <STM32_PINMUX('C', 9, AF12)>, /* SDIO_D1 */ 438*4882a593Smuzhiyun <STM32_PINMUX('C', 10, AF12)>, /* SDIO_D2 */ 439*4882a593Smuzhiyun <STM32_PINMUX('C', 11, AF12)>, /* SDIO_D3 */ 440*4882a593Smuzhiyun <STM32_PINMUX('C', 12, AF12)>; /* SDIO_CK */ 441*4882a593Smuzhiyun drive-push-pull; 442*4882a593Smuzhiyun slew-rate = <2>; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun pins2 { 446*4882a593Smuzhiyun pinmux = <STM32_PINMUX('D', 2, AF12)>; /* SDIO_CMD */ 447*4882a593Smuzhiyun drive-open-drain; 448*4882a593Smuzhiyun slew-rate = <2>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun}; 454