xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/stih418-clock.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2015 STMicroelectronics R&D Limited
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun#include <dt-bindings/clock/stih418-clks.h>
6*4882a593Smuzhiyun/ {
7*4882a593Smuzhiyun	/*
8*4882a593Smuzhiyun	 * Fixed 30MHz oscillator inputs to SoC
9*4882a593Smuzhiyun	 */
10*4882a593Smuzhiyun	clk_sysin: clk-sysin {
11*4882a593Smuzhiyun		#clock-cells = <0>;
12*4882a593Smuzhiyun		compatible = "fixed-clock";
13*4882a593Smuzhiyun		clock-frequency = <30000000>;
14*4882a593Smuzhiyun		clock-output-names = "CLK_SYSIN";
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	clk_tmdsout_hdmi: clk-tmdsout-hdmi {
18*4882a593Smuzhiyun		#clock-cells = <0>;
19*4882a593Smuzhiyun		compatible = "fixed-clock";
20*4882a593Smuzhiyun		clock-frequency = <0>;
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	clocks {
24*4882a593Smuzhiyun		#address-cells = <1>;
25*4882a593Smuzhiyun		#size-cells = <1>;
26*4882a593Smuzhiyun		ranges;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		compatible = "st,stih418-clk", "simple-bus";
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun		/*
31*4882a593Smuzhiyun		 * A9 PLL.
32*4882a593Smuzhiyun		 */
33*4882a593Smuzhiyun		clockgen-a9@92b0000 {
34*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
35*4882a593Smuzhiyun			reg = <0x92b0000 0xffff>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun			clockgen_a9_pll: clockgen-a9-pll {
38*4882a593Smuzhiyun				#clock-cells = <1>;
39*4882a593Smuzhiyun				compatible = "st,stih418-clkgen-plla9";
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun				clocks = <&clk_sysin>;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun				clock-output-names = "clockgen-a9-pll-odf";
44*4882a593Smuzhiyun			};
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		/*
48*4882a593Smuzhiyun		 * ARM CPU related clocks.
49*4882a593Smuzhiyun		 */
50*4882a593Smuzhiyun		clk_m_a9: clk-m-a9@92b0000 {
51*4882a593Smuzhiyun			#clock-cells = <0>;
52*4882a593Smuzhiyun			compatible = "st,stih407-clkgen-a9-mux", "st,clkgen-mux";
53*4882a593Smuzhiyun			reg = <0x92b0000 0x10000>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun			clocks = <&clockgen_a9_pll 0>,
56*4882a593Smuzhiyun				 <&clockgen_a9_pll 0>,
57*4882a593Smuzhiyun				 <&clk_s_c0_flexgen 13>,
58*4882a593Smuzhiyun				 <&clk_m_a9_ext2f_div2>;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun			/*
61*4882a593Smuzhiyun			 * ARM Peripheral clock for timers
62*4882a593Smuzhiyun			 */
63*4882a593Smuzhiyun			arm_periph_clk: clk-m-a9-periphs {
64*4882a593Smuzhiyun				#clock-cells = <0>;
65*4882a593Smuzhiyun				compatible = "fixed-factor-clock";
66*4882a593Smuzhiyun				clocks = <&clk_m_a9>;
67*4882a593Smuzhiyun				clock-div = <2>;
68*4882a593Smuzhiyun				clock-mult = <1>;
69*4882a593Smuzhiyun			};
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		clockgen-a@90ff000 {
73*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
74*4882a593Smuzhiyun			reg = <0x90ff000 0x1000>;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun			clk_s_a0_pll: clk-s-a0-pll {
77*4882a593Smuzhiyun				#clock-cells = <1>;
78*4882a593Smuzhiyun				compatible = "st,clkgen-pll0";
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun				clocks = <&clk_sysin>;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun				clock-output-names = "clk-s-a0-pll-ofd-0";
83*4882a593Smuzhiyun			};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun			clk_s_a0_flexgen: clk-s-a0-flexgen {
86*4882a593Smuzhiyun				compatible = "st,flexgen";
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun				#clock-cells = <1>;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun				clocks = <&clk_s_a0_pll 0>,
91*4882a593Smuzhiyun					 <&clk_sysin>;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun				clock-output-names = "clk-ic-lmi0",
94*4882a593Smuzhiyun						     "clk-ic-lmi1";
95*4882a593Smuzhiyun			};
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun		clk_s_c0_quadfs: clk-s-c0-quadfs@9103000 {
99*4882a593Smuzhiyun			#clock-cells = <1>;
100*4882a593Smuzhiyun			compatible = "st,quadfs-pll";
101*4882a593Smuzhiyun			reg = <0x9103000 0x1000>;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun			clocks = <&clk_sysin>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun			clock-output-names = "clk-s-c0-fs0-ch0",
106*4882a593Smuzhiyun					     "clk-s-c0-fs0-ch1",
107*4882a593Smuzhiyun					     "clk-s-c0-fs0-ch2",
108*4882a593Smuzhiyun					     "clk-s-c0-fs0-ch3";
109*4882a593Smuzhiyun		};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun		clk_s_c0: clockgen-c@9103000 {
112*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
113*4882a593Smuzhiyun			reg = <0x9103000 0x1000>;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun			clk_s_c0_pll0: clk-s-c0-pll0 {
116*4882a593Smuzhiyun				#clock-cells = <1>;
117*4882a593Smuzhiyun				compatible = "st,clkgen-pll0";
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun				clocks = <&clk_sysin>;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun				clock-output-names = "clk-s-c0-pll0-odf-0";
122*4882a593Smuzhiyun			};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun			clk_s_c0_pll1: clk-s-c0-pll1 {
125*4882a593Smuzhiyun				#clock-cells = <1>;
126*4882a593Smuzhiyun				compatible = "st,clkgen-pll1";
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun				clocks = <&clk_sysin>;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun				clock-output-names = "clk-s-c0-pll1-odf-0";
131*4882a593Smuzhiyun			};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun			clk_s_c0_flexgen: clk-s-c0-flexgen {
134*4882a593Smuzhiyun				#clock-cells = <1>;
135*4882a593Smuzhiyun				compatible = "st,flexgen";
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun				clocks = <&clk_s_c0_pll0 0>,
138*4882a593Smuzhiyun					 <&clk_s_c0_pll1 0>,
139*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 0>,
140*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 1>,
141*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 2>,
142*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 3>,
143*4882a593Smuzhiyun					 <&clk_sysin>;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun				clock-output-names = "clk-icn-gpu",
146*4882a593Smuzhiyun						     "clk-fdma",
147*4882a593Smuzhiyun						     "clk-nand",
148*4882a593Smuzhiyun						     "clk-hva",
149*4882a593Smuzhiyun						     "clk-proc-stfe",
150*4882a593Smuzhiyun						     "clk-tp",
151*4882a593Smuzhiyun						     "clk-rx-icn-dmu",
152*4882a593Smuzhiyun						     "clk-rx-icn-hva",
153*4882a593Smuzhiyun						     "clk-icn-cpu",
154*4882a593Smuzhiyun						     "clk-tx-icn-dmu",
155*4882a593Smuzhiyun						     "clk-mmc-0",
156*4882a593Smuzhiyun						     "clk-mmc-1",
157*4882a593Smuzhiyun						     "clk-jpegdec",
158*4882a593Smuzhiyun						     "clk-icn-reg",
159*4882a593Smuzhiyun						     "clk-proc-bdisp-0",
160*4882a593Smuzhiyun						     "clk-proc-bdisp-1",
161*4882a593Smuzhiyun						     "clk-pp-dmu",
162*4882a593Smuzhiyun						     "clk-vid-dmu",
163*4882a593Smuzhiyun						     "clk-dss-lpc",
164*4882a593Smuzhiyun						     "clk-st231-aud-0",
165*4882a593Smuzhiyun						     "clk-st231-gp-1",
166*4882a593Smuzhiyun						     "clk-st231-dmu",
167*4882a593Smuzhiyun						     "clk-icn-lmi",
168*4882a593Smuzhiyun						     "clk-tx-icn-1",
169*4882a593Smuzhiyun						     "clk-icn-sbc",
170*4882a593Smuzhiyun						     "clk-stfe-frc2",
171*4882a593Smuzhiyun						     "clk-eth-phyref",
172*4882a593Smuzhiyun						     "clk-eth-ref-phyclk",
173*4882a593Smuzhiyun						     "clk-flash-promip",
174*4882a593Smuzhiyun						     "clk-main-disp",
175*4882a593Smuzhiyun						     "clk-aux-disp",
176*4882a593Smuzhiyun						     "clk-compo-dvp",
177*4882a593Smuzhiyun						     "clk-tx-icn-hades",
178*4882a593Smuzhiyun						     "clk-rx-icn-hades",
179*4882a593Smuzhiyun						     "clk-icn-reg-16",
180*4882a593Smuzhiyun						     "clk-pp-hevc",
181*4882a593Smuzhiyun						     "clk-clust-hevc",
182*4882a593Smuzhiyun						     "clk-hwpe-hevc",
183*4882a593Smuzhiyun						     "clk-fc-hevc",
184*4882a593Smuzhiyun						     "clk-proc-mixer",
185*4882a593Smuzhiyun						     "clk-proc-sc",
186*4882a593Smuzhiyun						     "clk-avsp-hevc";
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun				/*
189*4882a593Smuzhiyun				 * ARM Peripheral clock for timers
190*4882a593Smuzhiyun				 */
191*4882a593Smuzhiyun				clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2s {
192*4882a593Smuzhiyun					#clock-cells = <0>;
193*4882a593Smuzhiyun					compatible = "fixed-factor-clock";
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun					clocks = <&clk_s_c0_flexgen 13>;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun					clock-output-names = "clk-m-a9-ext2f-div2";
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun					clock-div = <2>;
200*4882a593Smuzhiyun					clock-mult = <1>;
201*4882a593Smuzhiyun				};
202*4882a593Smuzhiyun			};
203*4882a593Smuzhiyun		};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun		clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 {
206*4882a593Smuzhiyun			#clock-cells = <1>;
207*4882a593Smuzhiyun			compatible = "st,quadfs";
208*4882a593Smuzhiyun			reg = <0x9104000 0x1000>;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun			clocks = <&clk_sysin>;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun			clock-output-names = "clk-s-d0-fs0-ch0",
213*4882a593Smuzhiyun					     "clk-s-d0-fs0-ch1",
214*4882a593Smuzhiyun					     "clk-s-d0-fs0-ch2",
215*4882a593Smuzhiyun					     "clk-s-d0-fs0-ch3";
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		clockgen-d0@9104000 {
219*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
220*4882a593Smuzhiyun			reg = <0x9104000 0x1000>;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun			clk_s_d0_flexgen: clk-s-d0-flexgen {
223*4882a593Smuzhiyun				#clock-cells = <1>;
224*4882a593Smuzhiyun				compatible = "st,flexgen-audio", "st,flexgen";
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun				clocks = <&clk_s_d0_quadfs 0>,
227*4882a593Smuzhiyun					 <&clk_s_d0_quadfs 1>,
228*4882a593Smuzhiyun					 <&clk_s_d0_quadfs 2>,
229*4882a593Smuzhiyun					 <&clk_s_d0_quadfs 3>,
230*4882a593Smuzhiyun					 <&clk_sysin>;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun				clock-output-names = "clk-pcm-0",
233*4882a593Smuzhiyun						     "clk-pcm-1",
234*4882a593Smuzhiyun						     "clk-pcm-2",
235*4882a593Smuzhiyun						     "clk-spdiff",
236*4882a593Smuzhiyun						     "clk-pcmr10-master",
237*4882a593Smuzhiyun						     "clk-usb2-phy";
238*4882a593Smuzhiyun			};
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 {
242*4882a593Smuzhiyun			#clock-cells = <1>;
243*4882a593Smuzhiyun			compatible = "st,quadfs";
244*4882a593Smuzhiyun			reg = <0x9106000 0x1000>;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun			clocks = <&clk_sysin>;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun			clock-output-names = "clk-s-d2-fs0-ch0",
249*4882a593Smuzhiyun					     "clk-s-d2-fs0-ch1",
250*4882a593Smuzhiyun					     "clk-s-d2-fs0-ch2",
251*4882a593Smuzhiyun					     "clk-s-d2-fs0-ch3";
252*4882a593Smuzhiyun		};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun		clockgen-d2@9106000 {
255*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
256*4882a593Smuzhiyun			reg = <0x9106000 0x1000>;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun			clk_s_d2_flexgen: clk-s-d2-flexgen {
259*4882a593Smuzhiyun				#clock-cells = <1>;
260*4882a593Smuzhiyun				compatible = "st,flexgen-video", "st,flexgen";
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun				clocks = <&clk_s_d2_quadfs 0>,
263*4882a593Smuzhiyun					 <&clk_s_d2_quadfs 1>,
264*4882a593Smuzhiyun					 <&clk_s_d2_quadfs 2>,
265*4882a593Smuzhiyun					 <&clk_s_d2_quadfs 3>,
266*4882a593Smuzhiyun					 <&clk_sysin>,
267*4882a593Smuzhiyun					 <&clk_sysin>,
268*4882a593Smuzhiyun					 <&clk_tmdsout_hdmi>;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun				clock-output-names = "clk-pix-main-disp",
271*4882a593Smuzhiyun						     "",
272*4882a593Smuzhiyun						     "",
273*4882a593Smuzhiyun						     "",
274*4882a593Smuzhiyun						     "",
275*4882a593Smuzhiyun						     "clk-tmds-hdmi-div2",
276*4882a593Smuzhiyun						     "clk-pix-aux-disp",
277*4882a593Smuzhiyun						     "clk-denc",
278*4882a593Smuzhiyun						     "clk-pix-hddac",
279*4882a593Smuzhiyun						     "clk-hddac",
280*4882a593Smuzhiyun						     "clk-sddac",
281*4882a593Smuzhiyun						     "clk-pix-dvo",
282*4882a593Smuzhiyun						     "clk-dvo",
283*4882a593Smuzhiyun						     "clk-pix-hdmi",
284*4882a593Smuzhiyun						     "clk-tmds-hdmi",
285*4882a593Smuzhiyun						     "clk-ref-hdmiphy",
286*4882a593Smuzhiyun						     "", "", "", "", "",
287*4882a593Smuzhiyun						     "", "", "", "", "",
288*4882a593Smuzhiyun						     "", "", "", "", "",
289*4882a593Smuzhiyun						     "", "", "", "", "",
290*4882a593Smuzhiyun						     "", "", "", "", "",
291*4882a593Smuzhiyun						     "", "", "", "", "",
292*4882a593Smuzhiyun						     "", "clk-vp9";
293*4882a593Smuzhiyun			};
294*4882a593Smuzhiyun		};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun		clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 {
297*4882a593Smuzhiyun			#clock-cells = <1>;
298*4882a593Smuzhiyun			compatible = "st,quadfs";
299*4882a593Smuzhiyun			reg = <0x9107000 0x1000>;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun			clocks = <&clk_sysin>;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun			clock-output-names = "clk-s-d3-fs0-ch0",
304*4882a593Smuzhiyun					     "clk-s-d3-fs0-ch1",
305*4882a593Smuzhiyun					     "clk-s-d3-fs0-ch2",
306*4882a593Smuzhiyun					     "clk-s-d3-fs0-ch3";
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		clockgen-d3@9107000 {
310*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
311*4882a593Smuzhiyun			reg = <0x9107000 0x1000>;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun			clk_s_d3_flexgen: clk-s-d3-flexgen {
314*4882a593Smuzhiyun				#clock-cells = <1>;
315*4882a593Smuzhiyun				compatible = "st,flexgen";
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun				clocks = <&clk_s_d3_quadfs 0>,
318*4882a593Smuzhiyun					 <&clk_s_d3_quadfs 1>,
319*4882a593Smuzhiyun					 <&clk_s_d3_quadfs 2>,
320*4882a593Smuzhiyun					 <&clk_s_d3_quadfs 3>,
321*4882a593Smuzhiyun					 <&clk_sysin>;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun				clock-output-names = "clk-stfe-frc1",
324*4882a593Smuzhiyun						     "clk-tsout-0",
325*4882a593Smuzhiyun						     "clk-tsout-1",
326*4882a593Smuzhiyun						     "clk-mchi",
327*4882a593Smuzhiyun						     "clk-vsens-compo",
328*4882a593Smuzhiyun						     "clk-frc1-remote",
329*4882a593Smuzhiyun						     "clk-lpc-0",
330*4882a593Smuzhiyun						     "clk-lpc-1";
331*4882a593Smuzhiyun			};
332*4882a593Smuzhiyun		};
333*4882a593Smuzhiyun	};
334*4882a593Smuzhiyun};
335