1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics R&D Limited 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun#include <dt-bindings/clock/stih407-clks.h> 6*4882a593Smuzhiyun/ { 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * Fixed 30MHz oscillator inputs to SoC 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun clk_sysin: clk-sysin { 11*4882a593Smuzhiyun #clock-cells = <0>; 12*4882a593Smuzhiyun compatible = "fixed-clock"; 13*4882a593Smuzhiyun clock-frequency = <30000000>; 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun clk_tmdsout_hdmi: clk-tmdsout-hdmi { 17*4882a593Smuzhiyun #clock-cells = <0>; 18*4882a593Smuzhiyun compatible = "fixed-clock"; 19*4882a593Smuzhiyun clock-frequency = <0>; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun clocks { 23*4882a593Smuzhiyun #address-cells = <1>; 24*4882a593Smuzhiyun #size-cells = <1>; 25*4882a593Smuzhiyun ranges; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* 28*4882a593Smuzhiyun * A9 PLL. 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun clockgen-a9@92b0000 { 31*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 32*4882a593Smuzhiyun reg = <0x92b0000 0xffff>; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun clockgen_a9_pll: clockgen-a9-pll { 35*4882a593Smuzhiyun #clock-cells = <1>; 36*4882a593Smuzhiyun compatible = "st,stih407-clkgen-plla9"; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun clocks = <&clk_sysin>; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun clock-output-names = "clockgen-a9-pll-odf"; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * ARM CPU related clocks. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun clk_m_a9: clk-m-a9@92b0000 { 48*4882a593Smuzhiyun #clock-cells = <0>; 49*4882a593Smuzhiyun compatible = "st,stih407-clkgen-a9-mux"; 50*4882a593Smuzhiyun reg = <0x92b0000 0x10000>; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun clocks = <&clockgen_a9_pll 0>, 53*4882a593Smuzhiyun <&clockgen_a9_pll 0>, 54*4882a593Smuzhiyun <&clk_s_c0_flexgen 13>, 55*4882a593Smuzhiyun <&clk_m_a9_ext2f_div2>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* 59*4882a593Smuzhiyun * ARM Peripheral clock for timers 60*4882a593Smuzhiyun */ 61*4882a593Smuzhiyun arm_periph_clk: clk-m-a9-periphs { 62*4882a593Smuzhiyun #clock-cells = <0>; 63*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun clocks = <&clk_m_a9>; 66*4882a593Smuzhiyun clock-div = <2>; 67*4882a593Smuzhiyun clock-mult = <1>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun clockgen-a@90ff000 { 72*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 73*4882a593Smuzhiyun reg = <0x90ff000 0x1000>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun clk_s_a0_pll: clk-s-a0-pll { 76*4882a593Smuzhiyun #clock-cells = <1>; 77*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun clocks = <&clk_sysin>; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun clock-output-names = "clk-s-a0-pll-ofd-0"; 82*4882a593Smuzhiyun clock-critical = <0>; /* clk-s-a0-pll-ofd-0 */ 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun clk_s_a0_flexgen: clk-s-a0-flexgen { 86*4882a593Smuzhiyun compatible = "st,flexgen"; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #clock-cells = <1>; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun clocks = <&clk_s_a0_pll 0>, 91*4882a593Smuzhiyun <&clk_sysin>; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun clock-output-names = "clk-ic-lmi0"; 94*4882a593Smuzhiyun clock-critical = <CLK_IC_LMI0>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun clk_s_c0_quadfs: clk-s-c0-quadfs@9103000 { 99*4882a593Smuzhiyun #clock-cells = <1>; 100*4882a593Smuzhiyun compatible = "st,quadfs-pll"; 101*4882a593Smuzhiyun reg = <0x9103000 0x1000>; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun clocks = <&clk_sysin>; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun clock-output-names = "clk-s-c0-fs0-ch0", 106*4882a593Smuzhiyun "clk-s-c0-fs0-ch1", 107*4882a593Smuzhiyun "clk-s-c0-fs0-ch2", 108*4882a593Smuzhiyun "clk-s-c0-fs0-ch3"; 109*4882a593Smuzhiyun clock-critical = <0>; /* clk-s-c0-fs0-ch0 */ 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun clk_s_c0: clockgen-c@9103000 { 113*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 114*4882a593Smuzhiyun reg = <0x9103000 0x1000>; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun clk_s_c0_pll0: clk-s-c0-pll0 { 117*4882a593Smuzhiyun #clock-cells = <1>; 118*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun clocks = <&clk_sysin>; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun clock-output-names = "clk-s-c0-pll0-odf-0"; 123*4882a593Smuzhiyun clock-critical = <0>; /* clk-s-c0-pll0-odf-0 */ 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun clk_s_c0_pll1: clk-s-c0-pll1 { 127*4882a593Smuzhiyun #clock-cells = <1>; 128*4882a593Smuzhiyun compatible = "st,clkgen-pll1"; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun clocks = <&clk_sysin>; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun clock-output-names = "clk-s-c0-pll1-odf-0"; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun clk_s_c0_flexgen: clk-s-c0-flexgen { 136*4882a593Smuzhiyun #clock-cells = <1>; 137*4882a593Smuzhiyun compatible = "st,flexgen"; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun clocks = <&clk_s_c0_pll0 0>, 140*4882a593Smuzhiyun <&clk_s_c0_pll1 0>, 141*4882a593Smuzhiyun <&clk_s_c0_quadfs 0>, 142*4882a593Smuzhiyun <&clk_s_c0_quadfs 1>, 143*4882a593Smuzhiyun <&clk_s_c0_quadfs 2>, 144*4882a593Smuzhiyun <&clk_s_c0_quadfs 3>, 145*4882a593Smuzhiyun <&clk_sysin>; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun clock-output-names = "clk-icn-gpu", 148*4882a593Smuzhiyun "clk-fdma", 149*4882a593Smuzhiyun "clk-nand", 150*4882a593Smuzhiyun "clk-hva", 151*4882a593Smuzhiyun "clk-proc-stfe", 152*4882a593Smuzhiyun "clk-proc-tp", 153*4882a593Smuzhiyun "clk-rx-icn-dmu", 154*4882a593Smuzhiyun "clk-rx-icn-hva", 155*4882a593Smuzhiyun "clk-icn-cpu", 156*4882a593Smuzhiyun "clk-tx-icn-dmu", 157*4882a593Smuzhiyun "clk-mmc-0", 158*4882a593Smuzhiyun "clk-mmc-1", 159*4882a593Smuzhiyun "clk-jpegdec", 160*4882a593Smuzhiyun "clk-ext2fa9", 161*4882a593Smuzhiyun "clk-ic-bdisp-0", 162*4882a593Smuzhiyun "clk-ic-bdisp-1", 163*4882a593Smuzhiyun "clk-pp-dmu", 164*4882a593Smuzhiyun "clk-vid-dmu", 165*4882a593Smuzhiyun "clk-dss-lpc", 166*4882a593Smuzhiyun "clk-st231-aud-0", 167*4882a593Smuzhiyun "clk-st231-gp-1", 168*4882a593Smuzhiyun "clk-st231-dmu", 169*4882a593Smuzhiyun "clk-icn-lmi", 170*4882a593Smuzhiyun "clk-tx-icn-disp-1", 171*4882a593Smuzhiyun "clk-icn-sbc", 172*4882a593Smuzhiyun "clk-stfe-frc2", 173*4882a593Smuzhiyun "clk-eth-phy", 174*4882a593Smuzhiyun "clk-eth-ref-phyclk", 175*4882a593Smuzhiyun "clk-flash-promip", 176*4882a593Smuzhiyun "clk-main-disp", 177*4882a593Smuzhiyun "clk-aux-disp", 178*4882a593Smuzhiyun "clk-compo-dvp"; 179*4882a593Smuzhiyun clock-critical = <CLK_PROC_STFE>, 180*4882a593Smuzhiyun <CLK_ICN_CPU>, 181*4882a593Smuzhiyun <CLK_TX_ICN_DMU>, 182*4882a593Smuzhiyun <CLK_EXT2F_A9>, 183*4882a593Smuzhiyun <CLK_ICN_LMI>, 184*4882a593Smuzhiyun <CLK_ICN_SBC>; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* 187*4882a593Smuzhiyun * ARM Peripheral clock for timers 188*4882a593Smuzhiyun */ 189*4882a593Smuzhiyun clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2s { 190*4882a593Smuzhiyun #clock-cells = <0>; 191*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun clocks = <&clk_s_c0_flexgen 13>; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun clock-output-names = "clk-m-a9-ext2f-div2"; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun clock-div = <2>; 198*4882a593Smuzhiyun clock-mult = <1>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 { 204*4882a593Smuzhiyun #clock-cells = <1>; 205*4882a593Smuzhiyun compatible = "st,quadfs"; 206*4882a593Smuzhiyun reg = <0x9104000 0x1000>; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun clocks = <&clk_sysin>; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun clock-output-names = "clk-s-d0-fs0-ch0", 211*4882a593Smuzhiyun "clk-s-d0-fs0-ch1", 212*4882a593Smuzhiyun "clk-s-d0-fs0-ch2", 213*4882a593Smuzhiyun "clk-s-d0-fs0-ch3"; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun clockgen-d0@9104000 { 217*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 218*4882a593Smuzhiyun reg = <0x9104000 0x1000>; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun clk_s_d0_flexgen: clk-s-d0-flexgen { 221*4882a593Smuzhiyun #clock-cells = <1>; 222*4882a593Smuzhiyun compatible = "st,flexgen-audio", "st,flexgen"; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun clocks = <&clk_s_d0_quadfs 0>, 225*4882a593Smuzhiyun <&clk_s_d0_quadfs 1>, 226*4882a593Smuzhiyun <&clk_s_d0_quadfs 2>, 227*4882a593Smuzhiyun <&clk_s_d0_quadfs 3>, 228*4882a593Smuzhiyun <&clk_sysin>; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun clock-output-names = "clk-pcm-0", 231*4882a593Smuzhiyun "clk-pcm-1", 232*4882a593Smuzhiyun "clk-pcm-2", 233*4882a593Smuzhiyun "clk-spdiff"; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 { 238*4882a593Smuzhiyun #clock-cells = <1>; 239*4882a593Smuzhiyun compatible = "st,quadfs"; 240*4882a593Smuzhiyun reg = <0x9106000 0x1000>; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun clocks = <&clk_sysin>; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun clock-output-names = "clk-s-d2-fs0-ch0", 245*4882a593Smuzhiyun "clk-s-d2-fs0-ch1", 246*4882a593Smuzhiyun "clk-s-d2-fs0-ch2", 247*4882a593Smuzhiyun "clk-s-d2-fs0-ch3"; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun clockgen-d2@9106000 { 251*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 252*4882a593Smuzhiyun reg = <0x9106000 0x1000>; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun clk_s_d2_flexgen: clk-s-d2-flexgen { 255*4882a593Smuzhiyun #clock-cells = <1>; 256*4882a593Smuzhiyun compatible = "st,flexgen-video", "st,flexgen"; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun clocks = <&clk_s_d2_quadfs 0>, 259*4882a593Smuzhiyun <&clk_s_d2_quadfs 1>, 260*4882a593Smuzhiyun <&clk_s_d2_quadfs 2>, 261*4882a593Smuzhiyun <&clk_s_d2_quadfs 3>, 262*4882a593Smuzhiyun <&clk_sysin>, 263*4882a593Smuzhiyun <&clk_sysin>, 264*4882a593Smuzhiyun <&clk_tmdsout_hdmi>; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun clock-output-names = "clk-pix-main-disp", 267*4882a593Smuzhiyun "clk-pix-pip", 268*4882a593Smuzhiyun "clk-pix-gdp1", 269*4882a593Smuzhiyun "clk-pix-gdp2", 270*4882a593Smuzhiyun "clk-pix-gdp3", 271*4882a593Smuzhiyun "clk-pix-gdp4", 272*4882a593Smuzhiyun "clk-pix-aux-disp", 273*4882a593Smuzhiyun "clk-denc", 274*4882a593Smuzhiyun "clk-pix-hddac", 275*4882a593Smuzhiyun "clk-hddac", 276*4882a593Smuzhiyun "clk-sddac", 277*4882a593Smuzhiyun "clk-pix-dvo", 278*4882a593Smuzhiyun "clk-dvo", 279*4882a593Smuzhiyun "clk-pix-hdmi", 280*4882a593Smuzhiyun "clk-tmds-hdmi", 281*4882a593Smuzhiyun "clk-ref-hdmiphy"; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 { 286*4882a593Smuzhiyun #clock-cells = <1>; 287*4882a593Smuzhiyun compatible = "st,quadfs"; 288*4882a593Smuzhiyun reg = <0x9107000 0x1000>; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun clocks = <&clk_sysin>; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun clock-output-names = "clk-s-d3-fs0-ch0", 293*4882a593Smuzhiyun "clk-s-d3-fs0-ch1", 294*4882a593Smuzhiyun "clk-s-d3-fs0-ch2", 295*4882a593Smuzhiyun "clk-s-d3-fs0-ch3"; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun clockgen-d3@9107000 { 299*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 300*4882a593Smuzhiyun reg = <0x9107000 0x1000>; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun clk_s_d3_flexgen: clk-s-d3-flexgen { 303*4882a593Smuzhiyun #clock-cells = <1>; 304*4882a593Smuzhiyun compatible = "st,flexgen"; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun clocks = <&clk_s_d3_quadfs 0>, 307*4882a593Smuzhiyun <&clk_s_d3_quadfs 1>, 308*4882a593Smuzhiyun <&clk_s_d3_quadfs 2>, 309*4882a593Smuzhiyun <&clk_s_d3_quadfs 3>, 310*4882a593Smuzhiyun <&clk_sysin>; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun clock-output-names = "clk-stfe-frc1", 313*4882a593Smuzhiyun "clk-tsout-0", 314*4882a593Smuzhiyun "clk-tsout-1", 315*4882a593Smuzhiyun "clk-mchi", 316*4882a593Smuzhiyun "clk-vsens-compo", 317*4882a593Smuzhiyun "clk-frc1-remote", 318*4882a593Smuzhiyun "clk-lpc-0", 319*4882a593Smuzhiyun "clk-lpc-1"; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun}; 324