xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/rv1106g-evb2-v10-dual-camera.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2023 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include "rv1106.dtsi"
9*4882a593Smuzhiyun#include "rv1106-evb-v10.dtsi"
10*4882a593Smuzhiyun#include "rv1106-thunder-boot-spi-nor.dtsi"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "Rockchip RV1106G EVB2 V10 Board With Dual Camera";
14*4882a593Smuzhiyun	compatible = "rockchip,rv1106g-evb2-v10-dual-camera", "rockchip,rv1106";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	chosen {
17*4882a593Smuzhiyun		bootargs = "loglevel=0 rootfstype=erofs rootflags=dax console=ttyFIQ0 root=/dev/rd0 snd_soc_core.prealloc_buffer_size_kbytes=16 coherent_pool=0 driver_async_probe=dwmmc_rockchip";
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	vcc_1v8: vcc-1v8 {
21*4882a593Smuzhiyun		compatible = "regulator-fixed";
22*4882a593Smuzhiyun		regulator-name = "vcc_1v8";
23*4882a593Smuzhiyun		regulator-always-on;
24*4882a593Smuzhiyun		regulator-boot-on;
25*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
26*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	vcc_3v3: vcc-3v3 {
30*4882a593Smuzhiyun		compatible = "regulator-fixed";
31*4882a593Smuzhiyun		regulator-name = "vcc_3v3";
32*4882a593Smuzhiyun		regulator-always-on;
33*4882a593Smuzhiyun		regulator-boot-on;
34*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
35*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	vcc3v3_sd: vcc3v3-sd {
39*4882a593Smuzhiyun		compatible = "regulator-fixed";
40*4882a593Smuzhiyun		gpio = <&gpio2 RK_PA7 GPIO_ACTIVE_LOW>;
41*4882a593Smuzhiyun		regulator-name = "vcc3v3_sd";
42*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
43*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
44*4882a593Smuzhiyun		pinctrl-names = "default";
45*4882a593Smuzhiyun		pinctrl-0 = <&sdmmc_pwren>;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun&csi2_dphy_hw {
50*4882a593Smuzhiyun	status = "okay";
51*4882a593Smuzhiyun};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun&csi2_dphy1 {
54*4882a593Smuzhiyun	status = "okay";
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	ports {
57*4882a593Smuzhiyun		#address-cells = <1>;
58*4882a593Smuzhiyun		#size-cells = <0>;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		port@0 {
61*4882a593Smuzhiyun			reg = <0>;
62*4882a593Smuzhiyun			#address-cells = <1>;
63*4882a593Smuzhiyun			#size-cells = <0>;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun			csi_dphy_input0: endpoint@0 {
66*4882a593Smuzhiyun				reg = <0>;
67*4882a593Smuzhiyun				remote-endpoint = <&sc301iot_out>;
68*4882a593Smuzhiyun				data-lanes = <1 2>;
69*4882a593Smuzhiyun			};
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		port@1 {
73*4882a593Smuzhiyun			reg = <1>;
74*4882a593Smuzhiyun			#address-cells = <1>;
75*4882a593Smuzhiyun			#size-cells = <0>;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun			csi_dphy_output0: endpoint@0 {
78*4882a593Smuzhiyun				reg = <0>;
79*4882a593Smuzhiyun				remote-endpoint = <&mipi0_csi2_input>;
80*4882a593Smuzhiyun			};
81*4882a593Smuzhiyun		};
82*4882a593Smuzhiyun	};
83*4882a593Smuzhiyun};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun&csi2_dphy2 {
86*4882a593Smuzhiyun	status = "okay";
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	ports {
89*4882a593Smuzhiyun		#address-cells = <1>;
90*4882a593Smuzhiyun		#size-cells = <0>;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		port@0 {
93*4882a593Smuzhiyun			reg = <0>;
94*4882a593Smuzhiyun			#address-cells = <1>;
95*4882a593Smuzhiyun			#size-cells = <0>;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun			csi_dphy_input1: endpoint@0 {
98*4882a593Smuzhiyun				reg = <0>;
99*4882a593Smuzhiyun				remote-endpoint = <&sc230ai_out>;
100*4882a593Smuzhiyun				data-lanes = <1 2>;
101*4882a593Smuzhiyun			};
102*4882a593Smuzhiyun		};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		port@1 {
105*4882a593Smuzhiyun			reg = <1>;
106*4882a593Smuzhiyun			#address-cells = <1>;
107*4882a593Smuzhiyun			#size-cells = <0>;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun			csi_dphy_output1: endpoint@0 {
110*4882a593Smuzhiyun				reg = <0>;
111*4882a593Smuzhiyun				remote-endpoint = <&mipi1_csi2_input>;
112*4882a593Smuzhiyun			};
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun	};
115*4882a593Smuzhiyun};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun&emmc {
118*4882a593Smuzhiyun	status = "disabled";
119*4882a593Smuzhiyun};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun&fiq_debugger {
122*4882a593Smuzhiyun	rockchip,baudrate = <1500000>;
123*4882a593Smuzhiyun	pinctrl-names = "default";
124*4882a593Smuzhiyun	pinctrl-0 = <&uart2m1_xfer>;
125*4882a593Smuzhiyun};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun&i2c4 {
128*4882a593Smuzhiyun	rockchip,amp-shared;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	sc230ai: sc230ai@30 {
131*4882a593Smuzhiyun		compatible = "smartsens,sc230ai";
132*4882a593Smuzhiyun		status = "okay";
133*4882a593Smuzhiyun		reg = <0x30>;
134*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI1>;
135*4882a593Smuzhiyun		clock-names = "xvclk";
136*4882a593Smuzhiyun		reset-gpios = <&gpio3 RK_PD1 GPIO_ACTIVE_HIGH>;
137*4882a593Smuzhiyun		pinctrl-names = "default";
138*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out1>;
139*4882a593Smuzhiyun		rockchip,camera-module-index = <1>;
140*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
141*4882a593Smuzhiyun		rockchip,camera-module-name = "CMK-OT2350-PC1";
142*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "65IRC-F16";
143*4882a593Smuzhiyun		port {
144*4882a593Smuzhiyun			sc230ai_out: endpoint {
145*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_input1>;
146*4882a593Smuzhiyun				data-lanes = <1 2>;
147*4882a593Smuzhiyun			};
148*4882a593Smuzhiyun		};
149*4882a593Smuzhiyun	};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun	sc301iot: sc301iot@32 {
152*4882a593Smuzhiyun		compatible = "smartsens,SC301IOT";
153*4882a593Smuzhiyun		status = "okay";
154*4882a593Smuzhiyun		reg = <0x32>;
155*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI0>;
156*4882a593Smuzhiyun		clock-names = "xvclk";
157*4882a593Smuzhiyun		reset-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
158*4882a593Smuzhiyun		pwdn-gpios = <&gpio3 RK_PD2 GPIO_ACTIVE_HIGH>;
159*4882a593Smuzhiyun		pinctrl-names = "default";
160*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out0>;
161*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
162*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
163*4882a593Smuzhiyun		rockchip,camera-module-name = "CMK-OT2349-PC1";
164*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "65IRC-F20";
165*4882a593Smuzhiyun		port {
166*4882a593Smuzhiyun			sc301iot_out: endpoint {
167*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_input0>;
168*4882a593Smuzhiyun				data-lanes = <1 2>;
169*4882a593Smuzhiyun			};
170*4882a593Smuzhiyun		};
171*4882a593Smuzhiyun	};
172*4882a593Smuzhiyun};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun&mipi0_csi2 {
175*4882a593Smuzhiyun	status = "okay";
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun	ports {
178*4882a593Smuzhiyun		#address-cells = <1>;
179*4882a593Smuzhiyun		#size-cells = <0>;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun		port@0 {
182*4882a593Smuzhiyun			reg = <0>;
183*4882a593Smuzhiyun			#address-cells = <1>;
184*4882a593Smuzhiyun			#size-cells = <0>;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun			mipi0_csi2_input: endpoint@1 {
187*4882a593Smuzhiyun				reg = <1>;
188*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_output0>;
189*4882a593Smuzhiyun			};
190*4882a593Smuzhiyun		};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun		port@1 {
193*4882a593Smuzhiyun			reg = <1>;
194*4882a593Smuzhiyun			#address-cells = <1>;
195*4882a593Smuzhiyun			#size-cells = <0>;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun			mipi0_csi2_output: endpoint@0 {
198*4882a593Smuzhiyun				reg = <0>;
199*4882a593Smuzhiyun				remote-endpoint = <&cif_mipi0_in>;
200*4882a593Smuzhiyun			};
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun	};
203*4882a593Smuzhiyun};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun&mipi1_csi2 {
206*4882a593Smuzhiyun	status = "okay";
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun	ports {
209*4882a593Smuzhiyun		#address-cells = <1>;
210*4882a593Smuzhiyun		#size-cells = <0>;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun		port@0 {
213*4882a593Smuzhiyun			reg = <0>;
214*4882a593Smuzhiyun			#address-cells = <1>;
215*4882a593Smuzhiyun			#size-cells = <0>;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun			mipi1_csi2_input: endpoint@1 {
218*4882a593Smuzhiyun				reg = <1>;
219*4882a593Smuzhiyun				remote-endpoint = <&csi_dphy_output1>;
220*4882a593Smuzhiyun			};
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		port@1 {
224*4882a593Smuzhiyun			reg = <1>;
225*4882a593Smuzhiyun			#address-cells = <1>;
226*4882a593Smuzhiyun			#size-cells = <0>;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun			mipi1_csi2_output: endpoint@0 {
229*4882a593Smuzhiyun				reg = <0>;
230*4882a593Smuzhiyun				remote-endpoint = <&cif_mipi1_in>;
231*4882a593Smuzhiyun			};
232*4882a593Smuzhiyun		};
233*4882a593Smuzhiyun	};
234*4882a593Smuzhiyun};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun&mailbox {
237*4882a593Smuzhiyun	status = "okay";
238*4882a593Smuzhiyun};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun&rkcif {
241*4882a593Smuzhiyun	status = "okay";
242*4882a593Smuzhiyun	pinctrl-names = "default";
243*4882a593Smuzhiyun	pinctrl-0 = <&mipi_pins>;
244*4882a593Smuzhiyun};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun&rkcif_mipi_lvds {
247*4882a593Smuzhiyun	status = "okay";
248*4882a593Smuzhiyun	memory-region-thunderboot = <&rkisp_thunderboot>;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun	port {
251*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
252*4882a593Smuzhiyun		cif_mipi0_in: endpoint {
253*4882a593Smuzhiyun			remote-endpoint = <&mipi0_csi2_output>;
254*4882a593Smuzhiyun		};
255*4882a593Smuzhiyun	};
256*4882a593Smuzhiyun};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun&rkcif_mipi_lvds_sditf {
259*4882a593Smuzhiyun	status = "okay";
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun	port {
262*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
263*4882a593Smuzhiyun		mipi_lvds_sditf: endpoint {
264*4882a593Smuzhiyun			remote-endpoint = <&isp_in>;
265*4882a593Smuzhiyun		};
266*4882a593Smuzhiyun	};
267*4882a593Smuzhiyun};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun&rkcif_mipi_lvds1 {
270*4882a593Smuzhiyun	status = "okay";
271*4882a593Smuzhiyun	memory-region-thunderboot = <&rkisp1_thunderboot>;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun	port {
274*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
275*4882a593Smuzhiyun		cif_mipi1_in: endpoint {
276*4882a593Smuzhiyun			remote-endpoint = <&mipi1_csi2_output>;
277*4882a593Smuzhiyun		};
278*4882a593Smuzhiyun	};
279*4882a593Smuzhiyun};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun&rkcif_mipi_lvds1_sditf {
282*4882a593Smuzhiyun	status = "okay";
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun	port {
285*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
286*4882a593Smuzhiyun		mipi_lvds1_sditf: endpoint {
287*4882a593Smuzhiyun			remote-endpoint = <&isp_in1>;
288*4882a593Smuzhiyun		};
289*4882a593Smuzhiyun	};
290*4882a593Smuzhiyun};
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun&rkisp {
293*4882a593Smuzhiyun	status = "okay";
294*4882a593Smuzhiyun};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun&rkisp_vir0 {
297*4882a593Smuzhiyun	status = "okay";
298*4882a593Smuzhiyun	memory-region-thunderboot = <&rkisp_thunderboot>;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun	port@0 {
301*4882a593Smuzhiyun		isp_in: endpoint {
302*4882a593Smuzhiyun			remote-endpoint = <&mipi_lvds_sditf>;
303*4882a593Smuzhiyun		};
304*4882a593Smuzhiyun	};
305*4882a593Smuzhiyun};
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun&rkisp_vir1 {
308*4882a593Smuzhiyun	status = "okay";
309*4882a593Smuzhiyun	memory-region-thunderboot = <&rkisp_thunderboot>;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun	port@0 {
312*4882a593Smuzhiyun		isp_in1: endpoint {
313*4882a593Smuzhiyun			remote-endpoint = <&mipi_lvds1_sditf>;
314*4882a593Smuzhiyun		};
315*4882a593Smuzhiyun	};
316*4882a593Smuzhiyun};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun&thunder_boot_service {
319*4882a593Smuzhiyun	status = "okay";
320*4882a593Smuzhiyun};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun&meta{
323*4882a593Smuzhiyun	/* reg's offset MUST match with RTOS */
324*4882a593Smuzhiyun	reg = <0x00800000 0xb0000>;
325*4882a593Smuzhiyun};
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun&rkisp_thunderboot {
328*4882a593Smuzhiyun	/* reg's offset MUST match with RTOS */
329*4882a593Smuzhiyun	/*
330*4882a593Smuzhiyun	 * vicap, capture raw10, ceil(w*10/8/256)*256*h *4(buf num)
331*4882a593Smuzhiyun	 * e.g. 2048x1536: 0xf00000
332*4882a593Smuzhiyun	 * 0x008b0000 = (meta's reg offset) + (meta's reg size)
333*4882a593Smuzhiyun	 *            = 0x00800000 + 0xb0000
334*4882a593Smuzhiyun	 */
335*4882a593Smuzhiyun	reg = <0x008b0000 0xf00000>;
336*4882a593Smuzhiyun};
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun&ramdisk_r {
339*4882a593Smuzhiyun	reg = <0x17b0000 (10 * 0x00100000)>;
340*4882a593Smuzhiyun};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun&ramdisk_c {
343*4882a593Smuzhiyun	reg = <0x21b0000 (5 * 0x00100000)>;
344*4882a593Smuzhiyun};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun&rkisp1_thunderboot {
347*4882a593Smuzhiyun	/*
348*4882a593Smuzhiyun	 * vicap, capture raw10, ceil(w*10/8/256)*256*h *4(buf num)
349*4882a593Smuzhiyun	 * e.g. 1920x1080: 0xa8c0000
350*4882a593Smuzhiyun	 * 0x26b0000  = (ramdisk_c's reg offset) + (ramdisk_c's reg size)
351*4882a593Smuzhiyun	 *            = 0x21b0000 + (5 * 0x00100000)
352*4882a593Smuzhiyun	 */
353*4882a593Smuzhiyun	reg = <0x26b0000 0xa8c000>;
354*4882a593Smuzhiyun};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun&pinctrl {
357*4882a593Smuzhiyun	sdmmc {
358*4882a593Smuzhiyun		/omit-if-no-ref/
359*4882a593Smuzhiyun		sdmmc_pwren: sdmmc-pwren {
360*4882a593Smuzhiyun			rockchip,pins = <2 RK_PA7 RK_FUNC_GPIO &pcfg_pull_none>;
361*4882a593Smuzhiyun		};
362*4882a593Smuzhiyun	};
363*4882a593Smuzhiyun};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun&pwm10 {
366*4882a593Smuzhiyun	status = "okay";
367*4882a593Smuzhiyun};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun&pwm11 {
370*4882a593Smuzhiyun	status = "okay";
371*4882a593Smuzhiyun};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun&sdio {
374*4882a593Smuzhiyun	max-frequency = <50000000>;
375*4882a593Smuzhiyun	bus-width = <1>;
376*4882a593Smuzhiyun	cap-sd-highspeed;
377*4882a593Smuzhiyun	cap-sdio-irq;
378*4882a593Smuzhiyun	keep-power-in-suspend;
379*4882a593Smuzhiyun	non-removable;
380*4882a593Smuzhiyun	rockchip,default-sample-phase = <90>;
381*4882a593Smuzhiyun	no-sd;
382*4882a593Smuzhiyun	no-mmc;
383*4882a593Smuzhiyun	supports-sdio;
384*4882a593Smuzhiyun	pinctrl-names = "default";
385*4882a593Smuzhiyun	pinctrl-0 = <&sdmmc1m0_cmd &sdmmc1m0_clk &sdmmc1m0_bus4>;
386*4882a593Smuzhiyun	status = "okay";
387*4882a593Smuzhiyun};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun&sdmmc {
390*4882a593Smuzhiyun	max-frequency = <200000000>;
391*4882a593Smuzhiyun	no-sdio;
392*4882a593Smuzhiyun	no-mmc;
393*4882a593Smuzhiyun	bus-width = <4>;
394*4882a593Smuzhiyun	cap-mmc-highspeed;
395*4882a593Smuzhiyun	cap-sd-highspeed;
396*4882a593Smuzhiyun	disable-wp;
397*4882a593Smuzhiyun	pinctrl-names = "normal", "idle";
398*4882a593Smuzhiyun	pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>;
399*4882a593Smuzhiyun	pinctrl-1 = <&sdmmc0_idle_pins &sdmmc0_det>;
400*4882a593Smuzhiyun	vmmc-supply = <&vcc3v3_sd>;
401*4882a593Smuzhiyun	status = "okay";
402*4882a593Smuzhiyun};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun&sfc {
405*4882a593Smuzhiyun	assigned-clocks = <&cru SCLK_SFC>;
406*4882a593Smuzhiyun	assigned-clock-rates = <125000000>;
407*4882a593Smuzhiyun	status = "okay";
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun	flash@0 {
410*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
411*4882a593Smuzhiyun		reg = <0>;
412*4882a593Smuzhiyun		spi-max-frequency = <125000000>;
413*4882a593Smuzhiyun		spi-rx-bus-width = <4>;
414*4882a593Smuzhiyun		spi-tx-bus-width = <1>;
415*4882a593Smuzhiyun	};
416*4882a593Smuzhiyun};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun&usbdrd_dwc3 {
419*4882a593Smuzhiyun	dr_mode = "peripheral";
420*4882a593Smuzhiyun};
421