xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/rv1106-smd-cam.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/display/drm_mipi_dsi.h>
7*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	vcc1v2_dvdd: vcc1v8_dovdd: vcc2v8_avdd: vcc-camera {
11*4882a593Smuzhiyun		compatible = "regulator-fixed";
12*4882a593Smuzhiyun		regulator-boot-on;
13*4882a593Smuzhiyun		regulator-always-on;
14*4882a593Smuzhiyun		regulator-name = "vcc_camera";
15*4882a593Smuzhiyun		pinctrl-names = "default";
16*4882a593Smuzhiyun		pinctrl-0 = <&cam_pwren>;
17*4882a593Smuzhiyun		enable-active-high;
18*4882a593Smuzhiyun		gpio = <&gpio1 RK_PA1 GPIO_ACTIVE_HIGH>;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	cam_ircut0: cam_ircut {
22*4882a593Smuzhiyun		status = "okay";
23*4882a593Smuzhiyun		compatible = "rockchip,ircut";
24*4882a593Smuzhiyun		ircut-open-gpios = <&gpio1 RK_PA4 GPIO_ACTIVE_HIGH>;
25*4882a593Smuzhiyun		ircut-close-gpios = <&gpio1 RK_PB1 GPIO_ACTIVE_HIGH>;
26*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
27*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
28*4882a593Smuzhiyun	};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	cam_ir_vcc: cam_ir_vcc-regulator {
31*4882a593Smuzhiyun		compatible = "regulator-fixed";
32*4882a593Smuzhiyun		gpio = <&gpio1 RK_PA3 GPIO_ACTIVE_HIGH>;
33*4882a593Smuzhiyun		pinctrl-names = "default";
34*4882a593Smuzhiyun		pinctrl-0 = <&cam_ir_pwr>;
35*4882a593Smuzhiyun		regulator-name = "cam_ir_vcc";
36*4882a593Smuzhiyun		enable-active-high;
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun&csi2_dphy_hw {
41*4882a593Smuzhiyun	status = "okay";
42*4882a593Smuzhiyun};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun&csi2_dphy1 {
45*4882a593Smuzhiyun	status = "okay";
46*4882a593Smuzhiyun	ports {
47*4882a593Smuzhiyun		#address-cells = <1>;
48*4882a593Smuzhiyun		#size-cells = <0>;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		port@0 {
51*4882a593Smuzhiyun			reg = <0>;
52*4882a593Smuzhiyun			#address-cells = <1>;
53*4882a593Smuzhiyun			#size-cells = <0>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun			dphy1_in: endpoint@1 {
56*4882a593Smuzhiyun				reg = <1>;
57*4882a593Smuzhiyun				remote-endpoint = <&gc2093_out>;
58*4882a593Smuzhiyun				data-lanes = <1 2>;
59*4882a593Smuzhiyun			};
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		port@1 {
63*4882a593Smuzhiyun			reg = <1>;
64*4882a593Smuzhiyun			#address-cells = <1>;
65*4882a593Smuzhiyun			#size-cells = <0>;
66*4882a593Smuzhiyun			dphy1_out: endpoint@1 {
67*4882a593Smuzhiyun				reg = <1>;
68*4882a593Smuzhiyun				remote-endpoint = <&mipi0_csi2_input>;
69*4882a593Smuzhiyun			};
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun&csi2_dphy2 {
75*4882a593Smuzhiyun	status = "okay";
76*4882a593Smuzhiyun	ports {
77*4882a593Smuzhiyun		#address-cells = <1>;
78*4882a593Smuzhiyun		#size-cells = <0>;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun		port@0 {
81*4882a593Smuzhiyun			reg = <0>;
82*4882a593Smuzhiyun			#address-cells = <1>;
83*4882a593Smuzhiyun			#size-cells = <0>;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun			dphy2_in: endpoint@1 {
86*4882a593Smuzhiyun				reg = <1>;
87*4882a593Smuzhiyun				remote-endpoint = <&sc035gs_out>;
88*4882a593Smuzhiyun				data-lanes = <1 2>;
89*4882a593Smuzhiyun			};
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		port@1 {
93*4882a593Smuzhiyun			reg = <1>;
94*4882a593Smuzhiyun			#address-cells = <1>;
95*4882a593Smuzhiyun			#size-cells = <0>;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun			dphy2_out: endpoint@1 {
98*4882a593Smuzhiyun				reg = <1>;
99*4882a593Smuzhiyun				remote-endpoint = <&mipi1_csi2_input>;
100*4882a593Smuzhiyun			};
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun&i2c3 {
106*4882a593Smuzhiyun	status = "okay";
107*4882a593Smuzhiyun	clock-frequency = <400000>;
108*4882a593Smuzhiyun	pinctrl-names = "default";
109*4882a593Smuzhiyun	pinctrl-0 = <&i2c3m2_xfer>;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	sc035gs: sc035gs@30 {
112*4882a593Smuzhiyun		compatible = "smartsens,sc035gs";
113*4882a593Smuzhiyun		status = "okay";
114*4882a593Smuzhiyun		reg = <0x30>;
115*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI1>;
116*4882a593Smuzhiyun		clock-names = "xvclk";
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun		reset-gpios = <&gpio2 RK_PA6 GPIO_ACTIVE_LOW>;
119*4882a593Smuzhiyun		pinctrl-names = "default";
120*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out1>;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		avdd-supply = <&cam_ir_vcc>;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun		rockchip,camera-module-index = <1>;
125*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
126*4882a593Smuzhiyun		rockchip,camera-module-name = "default";
127*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "default";
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		port {
130*4882a593Smuzhiyun			sc035gs_out: endpoint {
131*4882a593Smuzhiyun				remote-endpoint = <&dphy2_in>;
132*4882a593Smuzhiyun				data-lanes = <1 2>;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun		};
135*4882a593Smuzhiyun	};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun	gt24c512: gt24c512@50 {
138*4882a593Smuzhiyun		compatible = "atmel,24c512";
139*4882a593Smuzhiyun		reg = <0x50>;
140*4882a593Smuzhiyun		vcc-supply = <&cam_ir_vcc>;
141*4882a593Smuzhiyun	};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun	vcsel_rk803: vcsel_rk803@63 {
144*4882a593Smuzhiyun		compatible = "rockchip,rk803";
145*4882a593Smuzhiyun		status = "okay";
146*4882a593Smuzhiyun		reg = <0x63>;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun		dvdd-supply = <&cam_ir_vcc>;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun		gpio-encc1-gpios = <&gpio2 RK_PA3 GPIO_ACTIVE_HIGH>; //Flood
151*4882a593Smuzhiyun		gpio-encc2-gpios = <&gpio2 RK_PA2 GPIO_ACTIVE_HIGH>; //PRO
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun&i2c4 {
157*4882a593Smuzhiyun	rockchip,amp-shared;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun	status = "okay";
160*4882a593Smuzhiyun	clock-frequency = <400000>;
161*4882a593Smuzhiyun	pinctrl-names = "default";
162*4882a593Smuzhiyun	pinctrl-0 = <&i2c4m2_xfer>;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun	gc2093: gc2093@37 {
165*4882a593Smuzhiyun		compatible = "galaxycore,gc2093";
166*4882a593Smuzhiyun		status = "okay";
167*4882a593Smuzhiyun		reg = <0x37>;
168*4882a593Smuzhiyun		clocks = <&cru MCLK_REF_MIPI0>;
169*4882a593Smuzhiyun		clock-names = "xvclk";
170*4882a593Smuzhiyun		reset-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_LOW>;
171*4882a593Smuzhiyun		pwdn-gpios = <&gpio3 RK_PD3 GPIO_ACTIVE_HIGH>;
172*4882a593Smuzhiyun		pinctrl-names = "default";
173*4882a593Smuzhiyun		pinctrl-0 = <&mipi_refclk_out0>;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun		avdd-supply = <&vcc2v8_avdd>;
176*4882a593Smuzhiyun		dovdd-supply = <&vcc1v8_dovdd>;
177*4882a593Smuzhiyun		dvdd-supply = <&vcc1v2_dvdd>;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
180*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
181*4882a593Smuzhiyun		rockchip,camera-module-name = "SIDA209300461";
182*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "60IRC_F20";
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun		lens-focus = <&cam_ircut0>;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun		port {
187*4882a593Smuzhiyun			gc2093_out: endpoint {
188*4882a593Smuzhiyun				remote-endpoint = <&dphy1_in>;
189*4882a593Smuzhiyun				data-lanes = <1 2>;
190*4882a593Smuzhiyun			};
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun	};
193*4882a593Smuzhiyun};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun&rkcif {
196*4882a593Smuzhiyun	status = "okay";
197*4882a593Smuzhiyun};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun&mipi0_csi2 {
200*4882a593Smuzhiyun	status = "okay";
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun	ports {
203*4882a593Smuzhiyun		#address-cells = <1>;
204*4882a593Smuzhiyun		#size-cells = <0>;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		port@0 {
207*4882a593Smuzhiyun			reg = <0>;
208*4882a593Smuzhiyun			#address-cells = <1>;
209*4882a593Smuzhiyun			#size-cells = <0>;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun			mipi0_csi2_input: endpoint@1 {
212*4882a593Smuzhiyun				reg = <1>;
213*4882a593Smuzhiyun				remote-endpoint = <&dphy1_out>;
214*4882a593Smuzhiyun				data-lanes = <1 2>;
215*4882a593Smuzhiyun			};
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		port@1 {
219*4882a593Smuzhiyun			reg = <1>;
220*4882a593Smuzhiyun			#address-cells = <1>;
221*4882a593Smuzhiyun			#size-cells = <0>;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun			mipi0_csi2_output: endpoint@0 {
224*4882a593Smuzhiyun				reg = <0>;
225*4882a593Smuzhiyun				remote-endpoint = <&cif_mipi0_in>;
226*4882a593Smuzhiyun				data-lanes = <1 2>;
227*4882a593Smuzhiyun			};
228*4882a593Smuzhiyun		};
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun&rkcif_mipi_lvds {
233*4882a593Smuzhiyun	status = "okay";
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun	memory-region-thunderboot = <&rkisp_thunderboot>;
236*4882a593Smuzhiyun	port {
237*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
238*4882a593Smuzhiyun		cif_mipi0_in: endpoint {
239*4882a593Smuzhiyun			remote-endpoint = <&mipi0_csi2_output>;
240*4882a593Smuzhiyun			data-lanes = <1 2>;
241*4882a593Smuzhiyun		};
242*4882a593Smuzhiyun	};
243*4882a593Smuzhiyun};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun&rkcif_mipi_lvds_sditf {
246*4882a593Smuzhiyun	status = "okay";
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun	port {
249*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
250*4882a593Smuzhiyun		mipi_lvds0_sditf: endpoint {
251*4882a593Smuzhiyun			remote-endpoint = <&isp0_in>;
252*4882a593Smuzhiyun			data-lanes = <1 2>;
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun	};
255*4882a593Smuzhiyun};
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun&mipi1_csi2 {
258*4882a593Smuzhiyun	status = "okay";
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun	ports {
261*4882a593Smuzhiyun		#address-cells = <1>;
262*4882a593Smuzhiyun		#size-cells = <0>;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun		port@0 {
265*4882a593Smuzhiyun			reg = <0>;
266*4882a593Smuzhiyun			#address-cells = <1>;
267*4882a593Smuzhiyun			#size-cells = <0>;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun			mipi1_csi2_input: endpoint@1 {
270*4882a593Smuzhiyun				reg = <1>;
271*4882a593Smuzhiyun				remote-endpoint = <&dphy2_out>;
272*4882a593Smuzhiyun				data-lanes = <1 2>;
273*4882a593Smuzhiyun			};
274*4882a593Smuzhiyun		};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun		port@1 {
277*4882a593Smuzhiyun			reg = <1>;
278*4882a593Smuzhiyun			#address-cells = <1>;
279*4882a593Smuzhiyun			#size-cells = <0>;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun			mipi1_csi2_output: endpoint@0 {
282*4882a593Smuzhiyun				reg = <0>;
283*4882a593Smuzhiyun				remote-endpoint = <&cif_mipi1_in>;
284*4882a593Smuzhiyun				data-lanes = <1 2>;
285*4882a593Smuzhiyun			};
286*4882a593Smuzhiyun		};
287*4882a593Smuzhiyun	};
288*4882a593Smuzhiyun};
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun&rkcif_mipi_lvds1 {
291*4882a593Smuzhiyun	status = "okay";
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun	port {
294*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
295*4882a593Smuzhiyun		cif_mipi1_in: endpoint {
296*4882a593Smuzhiyun			remote-endpoint = <&mipi1_csi2_output>;
297*4882a593Smuzhiyun			data-lanes = <1 2>;
298*4882a593Smuzhiyun		};
299*4882a593Smuzhiyun	};
300*4882a593Smuzhiyun};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun&rkcif_mipi_lvds1_sditf {
303*4882a593Smuzhiyun	status = "okay";
304*4882a593Smuzhiyun	port {
305*4882a593Smuzhiyun		/* MIPI CSI-2 endpoint */
306*4882a593Smuzhiyun		mipi_lvds1_sditf: endpoint {
307*4882a593Smuzhiyun			remote-endpoint = <&isp1_in>;
308*4882a593Smuzhiyun			data-lanes = <1 2>;
309*4882a593Smuzhiyun		};
310*4882a593Smuzhiyun	};
311*4882a593Smuzhiyun};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun&rkisp {
314*4882a593Smuzhiyun	status = "okay";
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun	pinctrl-names = "default";
317*4882a593Smuzhiyun	pinctrl-0 = <&mipi_pins>;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	max-input = <1920 1280 30>;
320*4882a593Smuzhiyun};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun&mailbox {
323*4882a593Smuzhiyun	status = "okay";
324*4882a593Smuzhiyun};
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun&thunder_boot_service {
327*4882a593Smuzhiyun	status = "okay";
328*4882a593Smuzhiyun};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun&rkisp_thunderboot {
331*4882a593Smuzhiyun	/* vicap, capture raw10, ceil(w*10/8/256)*256*h *4(buf num) */
332*4882a593Smuzhiyun	reg = <0x00860000 0xa8c000>;
333*4882a593Smuzhiyun};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun&rkisp_vir0 {
336*4882a593Smuzhiyun	status = "okay";
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun	ports {
339*4882a593Smuzhiyun		port@0 {
340*4882a593Smuzhiyun			isp0_in: endpoint {
341*4882a593Smuzhiyun				remote-endpoint = <&mipi_lvds0_sditf>;
342*4882a593Smuzhiyun			};
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun	};
345*4882a593Smuzhiyun};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun&rkisp_vir1 {
348*4882a593Smuzhiyun	status = "okay";
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun	ports {
351*4882a593Smuzhiyun		port@0 {
352*4882a593Smuzhiyun			isp1_in: endpoint {
353*4882a593Smuzhiyun				remote-endpoint = <&mipi_lvds1_sditf>;
354*4882a593Smuzhiyun			};
355*4882a593Smuzhiyun		};
356*4882a593Smuzhiyun	};
357*4882a593Smuzhiyun};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun&rkisp_vir2 {
360*4882a593Smuzhiyun	status = "okay";
361*4882a593Smuzhiyun};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun&pinctrl {
364*4882a593Smuzhiyun	cam {
365*4882a593Smuzhiyun		/* rgb camera power en */
366*4882a593Smuzhiyun		cam_pwren: cam_pwren-pwr {
367*4882a593Smuzhiyun			rockchip,pins = <1 RK_PA1 RK_FUNC_GPIO &pcfg_pull_none>;
368*4882a593Smuzhiyun		};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun		cam_ir_pwr: cam-ir-pwr {
371*4882a593Smuzhiyun			rockchip,pins =
372*4882a593Smuzhiyun				/* ir camera power en */
373*4882a593Smuzhiyun				<1 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>;
374*4882a593Smuzhiyun		};
375*4882a593Smuzhiyun	};
376*4882a593Smuzhiyun};
377