1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2017-2019 Andreas Färber 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/memreserve/ 0x00000000 0x0000a800; /* boot code */ 7*4882a593Smuzhiyun/memreserve/ 0x0000a800 0x000f5800; 8*4882a593Smuzhiyun/memreserve/ 0x17fff000 0x00001000; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun#include <dt-bindings/reset/realtek,rtd1195.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun compatible = "realtek,rtd1195"; 15*4882a593Smuzhiyun interrupt-parent = <&gic>; 16*4882a593Smuzhiyun #address-cells = <1>; 17*4882a593Smuzhiyun #size-cells = <1>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun cpus { 20*4882a593Smuzhiyun #address-cells = <1>; 21*4882a593Smuzhiyun #size-cells = <0>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun cpu0: cpu@0 { 24*4882a593Smuzhiyun device_type = "cpu"; 25*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 26*4882a593Smuzhiyun reg = <0x0>; 27*4882a593Smuzhiyun clock-frequency = <1000000000>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun cpu1: cpu@1 { 31*4882a593Smuzhiyun device_type = "cpu"; 32*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 33*4882a593Smuzhiyun reg = <0x1>; 34*4882a593Smuzhiyun clock-frequency = <1000000000>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun reserved-memory { 39*4882a593Smuzhiyun #address-cells = <1>; 40*4882a593Smuzhiyun #size-cells = <1>; 41*4882a593Smuzhiyun ranges; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun rpc_comm: rpc@b000 { 44*4882a593Smuzhiyun reg = <0x0000b000 0x1000>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun audio@1b00000 { 48*4882a593Smuzhiyun reg = <0x01b00000 0x400000>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun rpc_ringbuf: rpc@1ffe000 { 52*4882a593Smuzhiyun reg = <0x01ffe000 0x4000>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun secure@10000000 { 56*4882a593Smuzhiyun reg = <0x10000000 0x100000>; 57*4882a593Smuzhiyun no-map; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun arm-pmu { 62*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 63*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 64*4882a593Smuzhiyun <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 65*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun timer { 69*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 70*4882a593Smuzhiyun interrupts = <GIC_PPI 13 71*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 72*4882a593Smuzhiyun <GIC_PPI 14 73*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 74*4882a593Smuzhiyun <GIC_PPI 11 75*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 76*4882a593Smuzhiyun <GIC_PPI 10 77*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 78*4882a593Smuzhiyun clock-frequency = <27000000>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun osc27M: osc { 82*4882a593Smuzhiyun compatible = "fixed-clock"; 83*4882a593Smuzhiyun clock-frequency = <27000000>; 84*4882a593Smuzhiyun #clock-cells = <0>; 85*4882a593Smuzhiyun clock-output-names = "osc27M"; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun soc { 89*4882a593Smuzhiyun compatible = "simple-bus"; 90*4882a593Smuzhiyun #address-cells = <1>; 91*4882a593Smuzhiyun #size-cells = <1>; 92*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x0000a800>, 93*4882a593Smuzhiyun <0x18000000 0x18000000 0x00070000>, 94*4882a593Smuzhiyun <0x18100000 0x18100000 0x01000000>, 95*4882a593Smuzhiyun <0x80000000 0x80000000 0x80000000>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun rbus: bus@18000000 { 98*4882a593Smuzhiyun compatible = "simple-bus"; 99*4882a593Smuzhiyun reg = <0x18000000 0x70000>; 100*4882a593Smuzhiyun #address-cells = <1>; 101*4882a593Smuzhiyun #size-cells = <1>; 102*4882a593Smuzhiyun ranges = <0x0 0x18000000 0x70000>; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun crt: syscon@0 { 105*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 106*4882a593Smuzhiyun reg = <0x0 0x1000>; 107*4882a593Smuzhiyun reg-io-width = <4>; 108*4882a593Smuzhiyun #address-cells = <1>; 109*4882a593Smuzhiyun #size-cells = <1>; 110*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun iso: syscon@7000 { 114*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 115*4882a593Smuzhiyun reg = <0x7000 0x1000>; 116*4882a593Smuzhiyun reg-io-width = <4>; 117*4882a593Smuzhiyun #address-cells = <1>; 118*4882a593Smuzhiyun #size-cells = <1>; 119*4882a593Smuzhiyun ranges = <0x0 0x7000 0x1000>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun sb2: syscon@1a000 { 123*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 124*4882a593Smuzhiyun reg = <0x1a000 0x1000>; 125*4882a593Smuzhiyun reg-io-width = <4>; 126*4882a593Smuzhiyun #address-cells = <1>; 127*4882a593Smuzhiyun #size-cells = <1>; 128*4882a593Smuzhiyun ranges = <0x0 0x1a000 0x1000>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun misc: syscon@1b000 { 132*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 133*4882a593Smuzhiyun reg = <0x1b000 0x1000>; 134*4882a593Smuzhiyun reg-io-width = <4>; 135*4882a593Smuzhiyun #address-cells = <1>; 136*4882a593Smuzhiyun #size-cells = <1>; 137*4882a593Smuzhiyun ranges = <0x0 0x1b000 0x1000>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun scpu_wrapper: syscon@1d000 { 141*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 142*4882a593Smuzhiyun reg = <0x1d000 0x1000>; 143*4882a593Smuzhiyun reg-io-width = <4>; 144*4882a593Smuzhiyun #address-cells = <1>; 145*4882a593Smuzhiyun #size-cells = <1>; 146*4882a593Smuzhiyun ranges = <0x0 0x1d000 0x1000>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun gic: interrupt-controller@ff011000 { 151*4882a593Smuzhiyun compatible = "arm,cortex-a7-gic"; 152*4882a593Smuzhiyun reg = <0xff011000 0x1000>, 153*4882a593Smuzhiyun <0xff012000 0x2000>, 154*4882a593Smuzhiyun <0xff014000 0x2000>, 155*4882a593Smuzhiyun <0xff016000 0x2000>; 156*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 157*4882a593Smuzhiyun interrupt-controller; 158*4882a593Smuzhiyun #interrupt-cells = <3>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun}; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun&crt { 164*4882a593Smuzhiyun reset1: reset-controller@0 { 165*4882a593Smuzhiyun compatible = "snps,dw-low-reset"; 166*4882a593Smuzhiyun reg = <0x0 0x4>; 167*4882a593Smuzhiyun #reset-cells = <1>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun reset2: reset-controller@4 { 171*4882a593Smuzhiyun compatible = "snps,dw-low-reset"; 172*4882a593Smuzhiyun reg = <0x4 0x4>; 173*4882a593Smuzhiyun #reset-cells = <1>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun reset3: reset-controller@8 { 177*4882a593Smuzhiyun compatible = "snps,dw-low-reset"; 178*4882a593Smuzhiyun reg = <0x8 0x4>; 179*4882a593Smuzhiyun #reset-cells = <1>; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun}; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun&iso { 184*4882a593Smuzhiyun iso_reset: reset-controller@88 { 185*4882a593Smuzhiyun compatible = "snps,dw-low-reset"; 186*4882a593Smuzhiyun reg = <0x88 0x4>; 187*4882a593Smuzhiyun #reset-cells = <1>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun wdt: watchdog@680 { 191*4882a593Smuzhiyun compatible = "realtek,rtd1295-watchdog"; 192*4882a593Smuzhiyun reg = <0x680 0x100>; 193*4882a593Smuzhiyun clocks = <&osc27M>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun uart0: serial@800 { 197*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 198*4882a593Smuzhiyun reg = <0x800 0x400>; 199*4882a593Smuzhiyun reg-shift = <2>; 200*4882a593Smuzhiyun reg-io-width = <4>; 201*4882a593Smuzhiyun resets = <&iso_reset RTD1195_ISO_RSTN_UR0>; 202*4882a593Smuzhiyun clock-frequency = <27000000>; 203*4882a593Smuzhiyun status = "disabled"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun}; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun&misc { 208*4882a593Smuzhiyun uart1: serial@200 { 209*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 210*4882a593Smuzhiyun reg = <0x200 0x100>; 211*4882a593Smuzhiyun reg-shift = <2>; 212*4882a593Smuzhiyun reg-io-width = <4>; 213*4882a593Smuzhiyun resets = <&reset2 RTD1195_RSTN_UR1>; 214*4882a593Smuzhiyun clock-frequency = <27000000>; 215*4882a593Smuzhiyun status = "disabled"; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun}; 218