xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/r8a7778.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the R-Car M1A (R8A77781) SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013  Renesas Solutions Corp.
6*4882a593Smuzhiyun * Copyright (C) 2013  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * based on r8a7779
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2013 Renesas Solutions Corp.
11*4882a593Smuzhiyun * Copyright (C) 2013 Simon Horman
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7778-clock.h>
15*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
16*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun/ {
19*4882a593Smuzhiyun	compatible = "renesas,r8a7778";
20*4882a593Smuzhiyun	interrupt-parent = <&gic>;
21*4882a593Smuzhiyun	#address-cells = <1>;
22*4882a593Smuzhiyun	#size-cells = <1>;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	cpus {
25*4882a593Smuzhiyun		#address-cells = <1>;
26*4882a593Smuzhiyun		#size-cells = <0>;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		cpu@0 {
29*4882a593Smuzhiyun			device_type = "cpu";
30*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
31*4882a593Smuzhiyun			reg = <0>;
32*4882a593Smuzhiyun			clock-frequency = <800000000>;
33*4882a593Smuzhiyun			clocks = <&z_clk>;
34*4882a593Smuzhiyun		};
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	aliases {
38*4882a593Smuzhiyun		spi0 = &hspi0;
39*4882a593Smuzhiyun		spi1 = &hspi1;
40*4882a593Smuzhiyun		spi2 = &hspi2;
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	bsc: bus@1c000000 {
44*4882a593Smuzhiyun		compatible = "simple-bus";
45*4882a593Smuzhiyun		#address-cells = <1>;
46*4882a593Smuzhiyun		#size-cells = <1>;
47*4882a593Smuzhiyun		ranges = <0 0 0x1c000000>;
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	ether: ethernet@fde00000 {
51*4882a593Smuzhiyun		compatible = "renesas,ether-r8a7778",
52*4882a593Smuzhiyun			     "renesas,rcar-gen1-ether";
53*4882a593Smuzhiyun		reg = <0xfde00000 0x400>;
54*4882a593Smuzhiyun		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
55*4882a593Smuzhiyun		clocks = <&mstp1_clks R8A7778_CLK_ETHER>;
56*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
57*4882a593Smuzhiyun		phy-mode = "rmii";
58*4882a593Smuzhiyun		#address-cells = <1>;
59*4882a593Smuzhiyun		#size-cells = <0>;
60*4882a593Smuzhiyun		status = "disabled";
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	gic: interrupt-controller@fe438000 {
64*4882a593Smuzhiyun		compatible = "arm,pl390";
65*4882a593Smuzhiyun		#interrupt-cells = <3>;
66*4882a593Smuzhiyun		interrupt-controller;
67*4882a593Smuzhiyun		reg = <0xfe438000 0x1000>,
68*4882a593Smuzhiyun		      <0xfe430000 0x100>;
69*4882a593Smuzhiyun	};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun	/* irqpin: IRQ0 - IRQ3 */
72*4882a593Smuzhiyun	irqpin: interrupt-controller@fe78001c {
73*4882a593Smuzhiyun		compatible = "renesas,intc-irqpin-r8a7778", "renesas,intc-irqpin";
74*4882a593Smuzhiyun		#interrupt-cells = <2>;
75*4882a593Smuzhiyun		interrupt-controller;
76*4882a593Smuzhiyun		status = "disabled"; /* default off */
77*4882a593Smuzhiyun		reg =	<0xfe78001c 4>,
78*4882a593Smuzhiyun			<0xfe780010 4>,
79*4882a593Smuzhiyun			<0xfe780024 4>,
80*4882a593Smuzhiyun			<0xfe780044 4>,
81*4882a593Smuzhiyun			<0xfe780064 4>,
82*4882a593Smuzhiyun			<0xfe780000 4>;
83*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
84*4882a593Smuzhiyun			     <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
85*4882a593Smuzhiyun			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
86*4882a593Smuzhiyun			     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
87*4882a593Smuzhiyun		sense-bitfield-width = <2>;
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	gpio0: gpio@ffc40000 {
91*4882a593Smuzhiyun		compatible = "renesas,gpio-r8a7778", "renesas,rcar-gen1-gpio";
92*4882a593Smuzhiyun		reg = <0xffc40000 0x2c>;
93*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
94*4882a593Smuzhiyun		#gpio-cells = <2>;
95*4882a593Smuzhiyun		gpio-controller;
96*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 0 32>;
97*4882a593Smuzhiyun		#interrupt-cells = <2>;
98*4882a593Smuzhiyun		interrupt-controller;
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	gpio1: gpio@ffc41000 {
102*4882a593Smuzhiyun		compatible = "renesas,gpio-r8a7778", "renesas,rcar-gen1-gpio";
103*4882a593Smuzhiyun		reg = <0xffc41000 0x2c>;
104*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
105*4882a593Smuzhiyun		#gpio-cells = <2>;
106*4882a593Smuzhiyun		gpio-controller;
107*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 32 32>;
108*4882a593Smuzhiyun		#interrupt-cells = <2>;
109*4882a593Smuzhiyun		interrupt-controller;
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	gpio2: gpio@ffc42000 {
113*4882a593Smuzhiyun		compatible = "renesas,gpio-r8a7778", "renesas,rcar-gen1-gpio";
114*4882a593Smuzhiyun		reg = <0xffc42000 0x2c>;
115*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
116*4882a593Smuzhiyun		#gpio-cells = <2>;
117*4882a593Smuzhiyun		gpio-controller;
118*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 64 32>;
119*4882a593Smuzhiyun		#interrupt-cells = <2>;
120*4882a593Smuzhiyun		interrupt-controller;
121*4882a593Smuzhiyun	};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun	gpio3: gpio@ffc43000 {
124*4882a593Smuzhiyun		compatible = "renesas,gpio-r8a7778", "renesas,rcar-gen1-gpio";
125*4882a593Smuzhiyun		reg = <0xffc43000 0x2c>;
126*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
127*4882a593Smuzhiyun		#gpio-cells = <2>;
128*4882a593Smuzhiyun		gpio-controller;
129*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 96 32>;
130*4882a593Smuzhiyun		#interrupt-cells = <2>;
131*4882a593Smuzhiyun		interrupt-controller;
132*4882a593Smuzhiyun	};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun	gpio4: gpio@ffc44000 {
135*4882a593Smuzhiyun		compatible = "renesas,gpio-r8a7778", "renesas,rcar-gen1-gpio";
136*4882a593Smuzhiyun		reg = <0xffc44000 0x2c>;
137*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
138*4882a593Smuzhiyun		#gpio-cells = <2>;
139*4882a593Smuzhiyun		gpio-controller;
140*4882a593Smuzhiyun		gpio-ranges = <&pfc 0 128 27>;
141*4882a593Smuzhiyun		#interrupt-cells = <2>;
142*4882a593Smuzhiyun		interrupt-controller;
143*4882a593Smuzhiyun	};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun	pfc: pinctrl@fffc0000 {
146*4882a593Smuzhiyun		compatible = "renesas,pfc-r8a7778";
147*4882a593Smuzhiyun		reg = <0xfffc0000 0x118>;
148*4882a593Smuzhiyun	};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	i2c0: i2c@ffc70000 {
151*4882a593Smuzhiyun		#address-cells = <1>;
152*4882a593Smuzhiyun		#size-cells = <0>;
153*4882a593Smuzhiyun		compatible = "renesas,i2c-r8a7778", "renesas,rcar-gen1-i2c";
154*4882a593Smuzhiyun		reg = <0xffc70000 0x1000>;
155*4882a593Smuzhiyun		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
156*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_I2C0>;
157*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
158*4882a593Smuzhiyun		status = "disabled";
159*4882a593Smuzhiyun	};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun	i2c1: i2c@ffc71000 {
162*4882a593Smuzhiyun		#address-cells = <1>;
163*4882a593Smuzhiyun		#size-cells = <0>;
164*4882a593Smuzhiyun		compatible = "renesas,i2c-r8a7778", "renesas,rcar-gen1-i2c";
165*4882a593Smuzhiyun		reg = <0xffc71000 0x1000>;
166*4882a593Smuzhiyun		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
167*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_I2C1>;
168*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
169*4882a593Smuzhiyun		status = "disabled";
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun	i2c2: i2c@ffc72000 {
173*4882a593Smuzhiyun		#address-cells = <1>;
174*4882a593Smuzhiyun		#size-cells = <0>;
175*4882a593Smuzhiyun		compatible = "renesas,i2c-r8a7778", "renesas,rcar-gen1-i2c";
176*4882a593Smuzhiyun		reg = <0xffc72000 0x1000>;
177*4882a593Smuzhiyun		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
178*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_I2C2>;
179*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
180*4882a593Smuzhiyun		status = "disabled";
181*4882a593Smuzhiyun	};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun	i2c3: i2c@ffc73000 {
184*4882a593Smuzhiyun		#address-cells = <1>;
185*4882a593Smuzhiyun		#size-cells = <0>;
186*4882a593Smuzhiyun		compatible = "renesas,i2c-r8a7778", "renesas,rcar-gen1-i2c";
187*4882a593Smuzhiyun		reg = <0xffc73000 0x1000>;
188*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
189*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_I2C3>;
190*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
191*4882a593Smuzhiyun		status = "disabled";
192*4882a593Smuzhiyun	};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun	tmu0: timer@ffd80000 {
195*4882a593Smuzhiyun		compatible = "renesas,tmu-r8a7778", "renesas,tmu";
196*4882a593Smuzhiyun		reg = <0xffd80000 0x30>;
197*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
198*4882a593Smuzhiyun			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
199*4882a593Smuzhiyun			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
200*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_TMU0>;
201*4882a593Smuzhiyun		clock-names = "fck";
202*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		#renesas,channels = <3>;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		status = "disabled";
207*4882a593Smuzhiyun	};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun	tmu1: timer@ffd81000 {
210*4882a593Smuzhiyun		compatible = "renesas,tmu-r8a7778", "renesas,tmu";
211*4882a593Smuzhiyun		reg = <0xffd81000 0x30>;
212*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
213*4882a593Smuzhiyun			     <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
214*4882a593Smuzhiyun			     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
215*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_TMU1>;
216*4882a593Smuzhiyun		clock-names = "fck";
217*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun		#renesas,channels = <3>;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun		status = "disabled";
222*4882a593Smuzhiyun	};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	tmu2: timer@ffd82000 {
225*4882a593Smuzhiyun		compatible = "renesas,tmu-r8a7778", "renesas,tmu";
226*4882a593Smuzhiyun		reg = <0xffd82000 0x30>;
227*4882a593Smuzhiyun		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
228*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
229*4882a593Smuzhiyun			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
230*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_TMU2>;
231*4882a593Smuzhiyun		clock-names = "fck";
232*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun		#renesas,channels = <3>;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun		status = "disabled";
237*4882a593Smuzhiyun	};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun	rcar_sound: sound@ffd90000 {
240*4882a593Smuzhiyun		/*
241*4882a593Smuzhiyun		 * #sound-dai-cells is required
242*4882a593Smuzhiyun		 *
243*4882a593Smuzhiyun		 * Single DAI : #sound-dai-cells = <0>;         <&rcar_sound>;
244*4882a593Smuzhiyun		 * Multi  DAI : #sound-dai-cells = <1>;         <&rcar_sound N>;
245*4882a593Smuzhiyun		 */
246*4882a593Smuzhiyun		compatible = "renesas,rcar_sound-r8a7778", "renesas,rcar_sound-gen1";
247*4882a593Smuzhiyun		reg =	<0xffd90000 0x1000>,	/* SRU */
248*4882a593Smuzhiyun			<0xffd91000 0x240>,	/* SSI */
249*4882a593Smuzhiyun			<0xfffe0000 0x24>;	/* ADG */
250*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A7778_CLK_SSI8>,
251*4882a593Smuzhiyun			<&mstp3_clks R8A7778_CLK_SSI7>,
252*4882a593Smuzhiyun			<&mstp3_clks R8A7778_CLK_SSI6>,
253*4882a593Smuzhiyun			<&mstp3_clks R8A7778_CLK_SSI5>,
254*4882a593Smuzhiyun			<&mstp3_clks R8A7778_CLK_SSI4>,
255*4882a593Smuzhiyun			<&mstp0_clks R8A7778_CLK_SSI3>,
256*4882a593Smuzhiyun			<&mstp0_clks R8A7778_CLK_SSI2>,
257*4882a593Smuzhiyun			<&mstp0_clks R8A7778_CLK_SSI1>,
258*4882a593Smuzhiyun			<&mstp0_clks R8A7778_CLK_SSI0>,
259*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC8>,
260*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC7>,
261*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC6>,
262*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC5>,
263*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC4>,
264*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC3>,
265*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC2>,
266*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC1>,
267*4882a593Smuzhiyun			<&mstp5_clks R8A7778_CLK_SRU_SRC0>,
268*4882a593Smuzhiyun			<&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
269*4882a593Smuzhiyun			<&cpg_clocks R8A7778_CLK_S1>;
270*4882a593Smuzhiyun		clock-names = "ssi.8", "ssi.7", "ssi.6", "ssi.5", "ssi.4",
271*4882a593Smuzhiyun			"ssi.3", "ssi.2", "ssi.1", "ssi.0",
272*4882a593Smuzhiyun			"src.8", "src.7", "src.6", "src.5", "src.4",
273*4882a593Smuzhiyun			"src.3", "src.2", "src.1", "src.0",
274*4882a593Smuzhiyun			"clk_a", "clk_b", "clk_c", "clk_i";
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun		status = "disabled";
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun		rcar_sound,src {
279*4882a593Smuzhiyun			src3: src-3 { };
280*4882a593Smuzhiyun			src4: src-4 { };
281*4882a593Smuzhiyun			src5: src-5 { };
282*4882a593Smuzhiyun			src6: src-6 { };
283*4882a593Smuzhiyun			src7: src-7 { };
284*4882a593Smuzhiyun			src8: src-8 { };
285*4882a593Smuzhiyun			src9: src-9 { };
286*4882a593Smuzhiyun		};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun		rcar_sound,ssi {
289*4882a593Smuzhiyun			ssi3: ssi-3 { interrupts = <GIC_SPI 0x85 IRQ_TYPE_LEVEL_HIGH>; };
290*4882a593Smuzhiyun			ssi4: ssi-4 { interrupts = <GIC_SPI 0x85 IRQ_TYPE_LEVEL_HIGH>; };
291*4882a593Smuzhiyun			ssi5: ssi-5 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
292*4882a593Smuzhiyun			ssi6: ssi-6 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
293*4882a593Smuzhiyun			ssi7: ssi-7 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
294*4882a593Smuzhiyun			ssi8: ssi-8 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
295*4882a593Smuzhiyun			ssi9: ssi-9 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
296*4882a593Smuzhiyun		};
297*4882a593Smuzhiyun	};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun	scif0: serial@ffe40000 {
300*4882a593Smuzhiyun		compatible = "renesas,scif-r8a7778", "renesas,rcar-gen1-scif",
301*4882a593Smuzhiyun			     "renesas,scif";
302*4882a593Smuzhiyun		reg = <0xffe40000 0x100>;
303*4882a593Smuzhiyun		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
304*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_SCIF0>,
305*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S1>, <&scif_clk>;
306*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
307*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
308*4882a593Smuzhiyun		status = "disabled";
309*4882a593Smuzhiyun	};
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun	scif1: serial@ffe41000 {
312*4882a593Smuzhiyun		compatible = "renesas,scif-r8a7778", "renesas,rcar-gen1-scif",
313*4882a593Smuzhiyun			     "renesas,scif";
314*4882a593Smuzhiyun		reg = <0xffe41000 0x100>;
315*4882a593Smuzhiyun		interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
316*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_SCIF1>,
317*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S1>, <&scif_clk>;
318*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
319*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
320*4882a593Smuzhiyun		status = "disabled";
321*4882a593Smuzhiyun	};
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun	scif2: serial@ffe42000 {
324*4882a593Smuzhiyun		compatible = "renesas,scif-r8a7778", "renesas,rcar-gen1-scif",
325*4882a593Smuzhiyun			     "renesas,scif";
326*4882a593Smuzhiyun		reg = <0xffe42000 0x100>;
327*4882a593Smuzhiyun		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
328*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_SCIF2>,
329*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S1>, <&scif_clk>;
330*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
331*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
332*4882a593Smuzhiyun		status = "disabled";
333*4882a593Smuzhiyun	};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun	scif3: serial@ffe43000 {
336*4882a593Smuzhiyun		compatible = "renesas,scif-r8a7778", "renesas,rcar-gen1-scif",
337*4882a593Smuzhiyun			     "renesas,scif";
338*4882a593Smuzhiyun		reg = <0xffe43000 0x100>;
339*4882a593Smuzhiyun		interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
340*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_SCIF3>,
341*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S1>, <&scif_clk>;
342*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
343*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
344*4882a593Smuzhiyun		status = "disabled";
345*4882a593Smuzhiyun	};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun	scif4: serial@ffe44000 {
348*4882a593Smuzhiyun		compatible = "renesas,scif-r8a7778", "renesas,rcar-gen1-scif",
349*4882a593Smuzhiyun			     "renesas,scif";
350*4882a593Smuzhiyun		reg = <0xffe44000 0x100>;
351*4882a593Smuzhiyun		interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
352*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_SCIF4>,
353*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S1>, <&scif_clk>;
354*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
355*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
356*4882a593Smuzhiyun		status = "disabled";
357*4882a593Smuzhiyun	};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun	scif5: serial@ffe45000 {
360*4882a593Smuzhiyun		compatible = "renesas,scif-r8a7778", "renesas,rcar-gen1-scif",
361*4882a593Smuzhiyun			     "renesas,scif";
362*4882a593Smuzhiyun		reg = <0xffe45000 0x100>;
363*4882a593Smuzhiyun		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
364*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_SCIF5>,
365*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S1>, <&scif_clk>;
366*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
367*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
368*4882a593Smuzhiyun		status = "disabled";
369*4882a593Smuzhiyun	};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun	hscif0: serial@ffe48000 {
372*4882a593Smuzhiyun		compatible = "renesas,hscif-r8a7778",
373*4882a593Smuzhiyun			     "renesas,rcar-gen1-hscif", "renesas,hscif";
374*4882a593Smuzhiyun		reg = <0xffe48000 96>;
375*4882a593Smuzhiyun		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
376*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_HSCIF0>,
377*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S>, <&scif_clk>;
378*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
379*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
380*4882a593Smuzhiyun		status = "disabled";
381*4882a593Smuzhiyun	};
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun	hscif1: serial@ffe49000 {
384*4882a593Smuzhiyun		compatible = "renesas,hscif-r8a7778",
385*4882a593Smuzhiyun			     "renesas,rcar-gen1-hscif", "renesas,hscif";
386*4882a593Smuzhiyun		reg = <0xffe49000 96>;
387*4882a593Smuzhiyun		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
388*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_HSCIF1>,
389*4882a593Smuzhiyun			 <&cpg_clocks R8A7778_CLK_S>, <&scif_clk>;
390*4882a593Smuzhiyun		clock-names = "fck", "brg_int", "scif_clk";
391*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
392*4882a593Smuzhiyun		status = "disabled";
393*4882a593Smuzhiyun	};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun	mmcif: mmc@ffe4e000 {
396*4882a593Smuzhiyun		compatible = "renesas,mmcif-r8a7778", "renesas,sh-mmcif";
397*4882a593Smuzhiyun		reg = <0xffe4e000 0x100>;
398*4882a593Smuzhiyun		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
399*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A7778_CLK_MMC>;
400*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
401*4882a593Smuzhiyun		status = "disabled";
402*4882a593Smuzhiyun	};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun	sdhi0: mmc@ffe4c000 {
405*4882a593Smuzhiyun		compatible = "renesas,sdhi-r8a7778",
406*4882a593Smuzhiyun			     "renesas,rcar-gen1-sdhi";
407*4882a593Smuzhiyun		reg = <0xffe4c000 0x100>;
408*4882a593Smuzhiyun		interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
409*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A7778_CLK_SDHI0>;
410*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
411*4882a593Smuzhiyun		status = "disabled";
412*4882a593Smuzhiyun	};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun	sdhi1: mmc@ffe4d000 {
415*4882a593Smuzhiyun		compatible = "renesas,sdhi-r8a7778",
416*4882a593Smuzhiyun			     "renesas,rcar-gen1-sdhi";
417*4882a593Smuzhiyun		reg = <0xffe4d000 0x100>;
418*4882a593Smuzhiyun		interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
419*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A7778_CLK_SDHI1>;
420*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
421*4882a593Smuzhiyun		status = "disabled";
422*4882a593Smuzhiyun	};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun	sdhi2: mmc@ffe4f000 {
425*4882a593Smuzhiyun		compatible = "renesas,sdhi-r8a7778",
426*4882a593Smuzhiyun			     "renesas,rcar-gen1-sdhi";
427*4882a593Smuzhiyun		reg = <0xffe4f000 0x100>;
428*4882a593Smuzhiyun		interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
429*4882a593Smuzhiyun		clocks = <&mstp3_clks R8A7778_CLK_SDHI2>;
430*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
431*4882a593Smuzhiyun		status = "disabled";
432*4882a593Smuzhiyun	};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun	hspi0: spi@fffc7000 {
435*4882a593Smuzhiyun		compatible = "renesas,hspi-r8a7778", "renesas,hspi";
436*4882a593Smuzhiyun		reg = <0xfffc7000 0x18>;
437*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
438*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_HSPI>;
439*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
440*4882a593Smuzhiyun		#address-cells = <1>;
441*4882a593Smuzhiyun		#size-cells = <0>;
442*4882a593Smuzhiyun		status = "disabled";
443*4882a593Smuzhiyun	};
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun	hspi1: spi@fffc8000 {
446*4882a593Smuzhiyun		compatible = "renesas,hspi-r8a7778", "renesas,hspi";
447*4882a593Smuzhiyun		reg = <0xfffc8000 0x18>;
448*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
449*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_HSPI>;
450*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
451*4882a593Smuzhiyun		#address-cells = <1>;
452*4882a593Smuzhiyun		#size-cells = <0>;
453*4882a593Smuzhiyun		status = "disabled";
454*4882a593Smuzhiyun	};
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun	hspi2: spi@fffc6000 {
457*4882a593Smuzhiyun		compatible = "renesas,hspi-r8a7778", "renesas,hspi";
458*4882a593Smuzhiyun		reg = <0xfffc6000 0x18>;
459*4882a593Smuzhiyun		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
460*4882a593Smuzhiyun		clocks = <&mstp0_clks R8A7778_CLK_HSPI>;
461*4882a593Smuzhiyun		power-domains = <&cpg_clocks>;
462*4882a593Smuzhiyun		#address-cells = <1>;
463*4882a593Smuzhiyun		#size-cells = <0>;
464*4882a593Smuzhiyun		status = "disabled";
465*4882a593Smuzhiyun	};
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun	clocks {
468*4882a593Smuzhiyun		#address-cells = <1>;
469*4882a593Smuzhiyun		#size-cells = <1>;
470*4882a593Smuzhiyun		ranges;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun		/* External input clock */
473*4882a593Smuzhiyun		extal_clk: extal {
474*4882a593Smuzhiyun			compatible = "fixed-clock";
475*4882a593Smuzhiyun			#clock-cells = <0>;
476*4882a593Smuzhiyun			clock-frequency = <0>;
477*4882a593Smuzhiyun		};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun		/* External SCIF clock */
480*4882a593Smuzhiyun		scif_clk: scif {
481*4882a593Smuzhiyun			compatible = "fixed-clock";
482*4882a593Smuzhiyun			#clock-cells = <0>;
483*4882a593Smuzhiyun			/* This value must be overridden by the board. */
484*4882a593Smuzhiyun			clock-frequency = <0>;
485*4882a593Smuzhiyun		};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		/* Special CPG clocks */
488*4882a593Smuzhiyun		cpg_clocks: cpg_clocks@ffc80000 {
489*4882a593Smuzhiyun			compatible = "renesas,r8a7778-cpg-clocks";
490*4882a593Smuzhiyun			reg = <0xffc80000 0x80>;
491*4882a593Smuzhiyun			#clock-cells = <1>;
492*4882a593Smuzhiyun			clocks = <&extal_clk>;
493*4882a593Smuzhiyun			clock-output-names = "plla", "pllb", "b",
494*4882a593Smuzhiyun					     "out", "p", "s", "s1";
495*4882a593Smuzhiyun			#power-domain-cells = <0>;
496*4882a593Smuzhiyun		};
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun		/* Audio clocks; frequencies are set by boards if applicable. */
499*4882a593Smuzhiyun		audio_clk_a: audio_clk_a {
500*4882a593Smuzhiyun			compatible = "fixed-clock";
501*4882a593Smuzhiyun			#clock-cells = <0>;
502*4882a593Smuzhiyun			clock-frequency = <0>;
503*4882a593Smuzhiyun		};
504*4882a593Smuzhiyun		audio_clk_b: audio_clk_b {
505*4882a593Smuzhiyun			compatible = "fixed-clock";
506*4882a593Smuzhiyun			#clock-cells = <0>;
507*4882a593Smuzhiyun			clock-frequency = <0>;
508*4882a593Smuzhiyun		};
509*4882a593Smuzhiyun		audio_clk_c: audio_clk_c {
510*4882a593Smuzhiyun			compatible = "fixed-clock";
511*4882a593Smuzhiyun			#clock-cells = <0>;
512*4882a593Smuzhiyun			clock-frequency = <0>;
513*4882a593Smuzhiyun		};
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun		/* Fixed ratio clocks */
516*4882a593Smuzhiyun		g_clk: g {
517*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
518*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
519*4882a593Smuzhiyun			#clock-cells = <0>;
520*4882a593Smuzhiyun			clock-div = <12>;
521*4882a593Smuzhiyun			clock-mult = <1>;
522*4882a593Smuzhiyun		};
523*4882a593Smuzhiyun		i_clk: i {
524*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
525*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
526*4882a593Smuzhiyun			#clock-cells = <0>;
527*4882a593Smuzhiyun			clock-div = <1>;
528*4882a593Smuzhiyun			clock-mult = <1>;
529*4882a593Smuzhiyun		};
530*4882a593Smuzhiyun		s3_clk: s3 {
531*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
532*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
533*4882a593Smuzhiyun			#clock-cells = <0>;
534*4882a593Smuzhiyun			clock-div = <4>;
535*4882a593Smuzhiyun			clock-mult = <1>;
536*4882a593Smuzhiyun		};
537*4882a593Smuzhiyun		s4_clk: s4 {
538*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
539*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
540*4882a593Smuzhiyun			#clock-cells = <0>;
541*4882a593Smuzhiyun			clock-div = <8>;
542*4882a593Smuzhiyun			clock-mult = <1>;
543*4882a593Smuzhiyun		};
544*4882a593Smuzhiyun		z_clk: z {
545*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
546*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_PLLB>;
547*4882a593Smuzhiyun			#clock-cells = <0>;
548*4882a593Smuzhiyun			clock-div = <1>;
549*4882a593Smuzhiyun			clock-mult = <1>;
550*4882a593Smuzhiyun		};
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun		/* Gate clocks */
553*4882a593Smuzhiyun		mstp0_clks: mstp0_clks@ffc80030 {
554*4882a593Smuzhiyun			compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
555*4882a593Smuzhiyun			reg = <0xffc80030 4>;
556*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_P>,
557*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
558*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
559*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
560*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
561*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
562*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
563*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
564*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
565*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
566*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_S>,
567*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_S>,
568*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
569*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
570*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
571*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
572*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
573*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
574*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
575*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
576*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_S>;
577*4882a593Smuzhiyun			#clock-cells = <1>;
578*4882a593Smuzhiyun			clock-indices = <
579*4882a593Smuzhiyun				R8A7778_CLK_I2C0 R8A7778_CLK_I2C1
580*4882a593Smuzhiyun				R8A7778_CLK_I2C2 R8A7778_CLK_I2C3
581*4882a593Smuzhiyun				R8A7778_CLK_SCIF0 R8A7778_CLK_SCIF1
582*4882a593Smuzhiyun				R8A7778_CLK_SCIF2 R8A7778_CLK_SCIF3
583*4882a593Smuzhiyun				R8A7778_CLK_SCIF4 R8A7778_CLK_SCIF5
584*4882a593Smuzhiyun				R8A7778_CLK_HSCIF0 R8A7778_CLK_HSCIF1
585*4882a593Smuzhiyun				R8A7778_CLK_TMU0 R8A7778_CLK_TMU1
586*4882a593Smuzhiyun				R8A7778_CLK_TMU2 R8A7778_CLK_SSI0
587*4882a593Smuzhiyun				R8A7778_CLK_SSI1 R8A7778_CLK_SSI2
588*4882a593Smuzhiyun				R8A7778_CLK_SSI3 R8A7778_CLK_SRU
589*4882a593Smuzhiyun				R8A7778_CLK_HSPI
590*4882a593Smuzhiyun			>;
591*4882a593Smuzhiyun			clock-output-names =
592*4882a593Smuzhiyun				"i2c0", "i2c1", "i2c2", "i2c3", "scif0",
593*4882a593Smuzhiyun				"scif1", "scif2", "scif3", "scif4", "scif5",
594*4882a593Smuzhiyun				"hscif0", "hscif1",
595*4882a593Smuzhiyun				"tmu0", "tmu1", "tmu2", "ssi0", "ssi1",
596*4882a593Smuzhiyun				"ssi2", "ssi3", "sru", "hspi";
597*4882a593Smuzhiyun		};
598*4882a593Smuzhiyun		mstp1_clks: mstp1_clks@ffc80034 {
599*4882a593Smuzhiyun			compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
600*4882a593Smuzhiyun			reg = <0xffc80034 4>, <0xffc80044 4>;
601*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_P>,
602*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_S>,
603*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_S>,
604*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>;
605*4882a593Smuzhiyun			#clock-cells = <1>;
606*4882a593Smuzhiyun			clock-indices = <
607*4882a593Smuzhiyun				R8A7778_CLK_ETHER R8A7778_CLK_VIN0
608*4882a593Smuzhiyun				R8A7778_CLK_VIN1 R8A7778_CLK_USB
609*4882a593Smuzhiyun			>;
610*4882a593Smuzhiyun			clock-output-names =
611*4882a593Smuzhiyun				"ether", "vin0", "vin1", "usb";
612*4882a593Smuzhiyun		};
613*4882a593Smuzhiyun		mstp3_clks: mstp3_clks@ffc8003c {
614*4882a593Smuzhiyun			compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
615*4882a593Smuzhiyun			reg = <0xffc8003c 4>;
616*4882a593Smuzhiyun			clocks = <&s4_clk>,
617*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
618*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
619*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
620*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
621*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
622*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
623*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
624*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>;
625*4882a593Smuzhiyun			#clock-cells = <1>;
626*4882a593Smuzhiyun			clock-indices = <
627*4882a593Smuzhiyun				R8A7778_CLK_MMC R8A7778_CLK_SDHI0
628*4882a593Smuzhiyun				R8A7778_CLK_SDHI1 R8A7778_CLK_SDHI2
629*4882a593Smuzhiyun				R8A7778_CLK_SSI4 R8A7778_CLK_SSI5
630*4882a593Smuzhiyun				R8A7778_CLK_SSI6 R8A7778_CLK_SSI7
631*4882a593Smuzhiyun				R8A7778_CLK_SSI8
632*4882a593Smuzhiyun			>;
633*4882a593Smuzhiyun			clock-output-names =
634*4882a593Smuzhiyun				"mmc", "sdhi0", "sdhi1", "sdhi2", "ssi4",
635*4882a593Smuzhiyun				"ssi5", "ssi6", "ssi7", "ssi8";
636*4882a593Smuzhiyun		};
637*4882a593Smuzhiyun		mstp5_clks: mstp5_clks@ffc80054 {
638*4882a593Smuzhiyun			compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
639*4882a593Smuzhiyun			reg = <0xffc80054 4>;
640*4882a593Smuzhiyun			clocks = <&cpg_clocks R8A7778_CLK_P>,
641*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
642*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
643*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
644*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
645*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
646*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
647*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>,
648*4882a593Smuzhiyun				 <&cpg_clocks R8A7778_CLK_P>;
649*4882a593Smuzhiyun			#clock-cells = <1>;
650*4882a593Smuzhiyun			clock-indices = <
651*4882a593Smuzhiyun				R8A7778_CLK_SRU_SRC0 R8A7778_CLK_SRU_SRC1
652*4882a593Smuzhiyun				R8A7778_CLK_SRU_SRC2 R8A7778_CLK_SRU_SRC3
653*4882a593Smuzhiyun				R8A7778_CLK_SRU_SRC4 R8A7778_CLK_SRU_SRC5
654*4882a593Smuzhiyun				R8A7778_CLK_SRU_SRC6 R8A7778_CLK_SRU_SRC7
655*4882a593Smuzhiyun				R8A7778_CLK_SRU_SRC8
656*4882a593Smuzhiyun			>;
657*4882a593Smuzhiyun			clock-output-names =
658*4882a593Smuzhiyun				"sru-src0", "sru-src1", "sru-src2",
659*4882a593Smuzhiyun				"sru-src3", "sru-src4", "sru-src5",
660*4882a593Smuzhiyun				"sru-src6", "sru-src7", "sru-src8";
661*4882a593Smuzhiyun		};
662*4882a593Smuzhiyun	};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun	rst: reset-controller@ffcc0000 {
665*4882a593Smuzhiyun		compatible = "renesas,r8a7778-reset-wdt";
666*4882a593Smuzhiyun		reg = <0xffcc0000 0x40>;
667*4882a593Smuzhiyun	};
668*4882a593Smuzhiyun};
669