1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the GR-Peach board 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2017 Jacopo Mondi <jacopo+renesas@jmondi.org> 6*4882a593Smuzhiyun * Copyright (C) 2016 Renesas Electronics 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun#include "r7s72100.dtsi" 11*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 12*4882a593Smuzhiyun#include <dt-bindings/pinctrl/r7s72100-pinctrl.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "GR-Peach"; 16*4882a593Smuzhiyun compatible = "renesas,gr-peach", "renesas,r7s72100"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun serial0 = &scif2; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun chosen { 23*4882a593Smuzhiyun bootargs = "ignore_loglevel rw root=/dev/mtdblock0"; 24*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun memory@20000000 { 28*4882a593Smuzhiyun device_type = "memory"; 29*4882a593Smuzhiyun reg = <0x20000000 0x00a00000>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun lbsc { 33*4882a593Smuzhiyun #address-cells = <1>; 34*4882a593Smuzhiyun #size-cells = <1>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun flash@18000000 { 38*4882a593Smuzhiyun compatible = "mtd-rom"; 39*4882a593Smuzhiyun probe-type = "map_rom"; 40*4882a593Smuzhiyun reg = <0x18000000 0x00800000>; 41*4882a593Smuzhiyun bank-width = <4>; 42*4882a593Smuzhiyun device-width = <1>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun clocks = <&mstp9_clks R7S72100_CLK_SPIBSC0>; 45*4882a593Smuzhiyun power-domains = <&cpg_clocks>; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #address-cells = <1>; 48*4882a593Smuzhiyun #size-cells = <1>; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun rootfs@600000 { 51*4882a593Smuzhiyun label = "rootfs"; 52*4882a593Smuzhiyun reg = <0x00600000 0x00200000>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun leds { 57*4882a593Smuzhiyun status = "okay"; 58*4882a593Smuzhiyun compatible = "gpio-leds"; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun led1 { 61*4882a593Smuzhiyun gpios = <&port6 12 GPIO_ACTIVE_HIGH>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun}; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun&pinctrl { 67*4882a593Smuzhiyun scif2_pins: serial2 { 68*4882a593Smuzhiyun /* P6_2 as RxD2; P6_3 as TxD2 */ 69*4882a593Smuzhiyun pinmux = <RZA1_PINMUX(6, 2, 7)>, <RZA1_PINMUX(6, 3, 7)>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun ether_pins: ether { 73*4882a593Smuzhiyun /* Ethernet on Ports 1,3,5,10 */ 74*4882a593Smuzhiyun pinmux = <RZA1_PINMUX(1, 14, 4)>, /* P1_14 = ET_COL */ 75*4882a593Smuzhiyun <RZA1_PINMUX(3, 0, 2)>, /* P3_0 = ET_TXCLK */ 76*4882a593Smuzhiyun <RZA1_PINMUX(3, 3, 2)>, /* P3_3 = ET_MDIO */ 77*4882a593Smuzhiyun <RZA1_PINMUX(3, 4, 2)>, /* P3_4 = ET_RXCLK */ 78*4882a593Smuzhiyun <RZA1_PINMUX(3, 5, 2)>, /* P3_5 = ET_RXER */ 79*4882a593Smuzhiyun <RZA1_PINMUX(3, 6, 2)>, /* P3_6 = ET_RXDV */ 80*4882a593Smuzhiyun <RZA1_PINMUX(5, 9, 2)>, /* P5_9 = ET_MDC */ 81*4882a593Smuzhiyun <RZA1_PINMUX(10, 1, 4)>, /* P10_1 = ET_TXER */ 82*4882a593Smuzhiyun <RZA1_PINMUX(10, 2, 4)>, /* P10_2 = ET_TXEN */ 83*4882a593Smuzhiyun <RZA1_PINMUX(10, 3, 4)>, /* P10_3 = ET_CRS */ 84*4882a593Smuzhiyun <RZA1_PINMUX(10, 4, 4)>, /* P10_4 = ET_TXD0 */ 85*4882a593Smuzhiyun <RZA1_PINMUX(10, 5, 4)>, /* P10_5 = ET_TXD1 */ 86*4882a593Smuzhiyun <RZA1_PINMUX(10, 6, 4)>, /* P10_6 = ET_TXD2 */ 87*4882a593Smuzhiyun <RZA1_PINMUX(10, 7, 4)>, /* P10_7 = ET_TXD3 */ 88*4882a593Smuzhiyun <RZA1_PINMUX(10, 8, 4)>, /* P10_8 = ET_RXD0 */ 89*4882a593Smuzhiyun <RZA1_PINMUX(10, 9, 4)>, /* P10_9 = ET_RXD1 */ 90*4882a593Smuzhiyun <RZA1_PINMUX(10, 10, 4)>,/* P10_10 = ET_RXD2 */ 91*4882a593Smuzhiyun <RZA1_PINMUX(10, 11, 4)>;/* P10_11 = ET_RXD3 */ 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun}; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun&extal_clk { 96*4882a593Smuzhiyun clock-frequency = <13333000>; 97*4882a593Smuzhiyun}; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun&usb_x1_clk { 100*4882a593Smuzhiyun clock-frequency = <48000000>; 101*4882a593Smuzhiyun}; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun&mtu2 { 104*4882a593Smuzhiyun status = "okay"; 105*4882a593Smuzhiyun}; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun&ostm0 { 108*4882a593Smuzhiyun status = "okay"; 109*4882a593Smuzhiyun}; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun&ostm1 { 112*4882a593Smuzhiyun status = "okay"; 113*4882a593Smuzhiyun}; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun&scif2 { 116*4882a593Smuzhiyun pinctrl-names = "default"; 117*4882a593Smuzhiyun pinctrl-0 = <&scif2_pins>; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun status = "okay"; 120*4882a593Smuzhiyun}; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyunðer { 123*4882a593Smuzhiyun pinctrl-names = "default"; 124*4882a593Smuzhiyun pinctrl-0 = <ðer_pins>; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun status = "okay"; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun renesas,no-ether-link; 129*4882a593Smuzhiyun phy-handle = <&phy0>; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun phy0: ethernet-phy@0 { 132*4882a593Smuzhiyun reg = <0>; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun reset-gpios = <&port4 2 GPIO_ACTIVE_LOW>; 135*4882a593Smuzhiyun reset-delay-us = <5>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun}; 138