1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for Qualcomm MDM9615 SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2016 BayLibre, SAS. 5*4882a593Smuzhiyun * Author : Neil Armstrong <narmstrong@baylibre.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 8*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 9*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 10*4882a593Smuzhiyun * whole. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 13*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 14*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 15*4882a593Smuzhiyun * License, or (at your option) any later version. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 18*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 19*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*4882a593Smuzhiyun * GNU General Public License for more details. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Or, alternatively, 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 25*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 26*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 27*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 28*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 29*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 30*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 31*4882a593Smuzhiyun * conditions: 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 34*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 37*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 38*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 39*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 40*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 41*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 42*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 43*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun/dts-v1/; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 49*4882a593Smuzhiyun#include <dt-bindings/clock/qcom,gcc-mdm9615.h> 50*4882a593Smuzhiyun#include <dt-bindings/reset/qcom,gcc-mdm9615.h> 51*4882a593Smuzhiyun#include <dt-bindings/mfd/qcom-rpm.h> 52*4882a593Smuzhiyun#include <dt-bindings/soc/qcom,gsbi.h> 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun/ { 55*4882a593Smuzhiyun #address-cells = <1>; 56*4882a593Smuzhiyun #size-cells = <1>; 57*4882a593Smuzhiyun model = "Qualcomm MDM9615"; 58*4882a593Smuzhiyun compatible = "qcom,mdm9615"; 59*4882a593Smuzhiyun interrupt-parent = <&intc>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun cpus { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <0>; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun cpu0: cpu@0 { 66*4882a593Smuzhiyun compatible = "arm,cortex-a5"; 67*4882a593Smuzhiyun device_type = "cpu"; 68*4882a593Smuzhiyun next-level-cache = <&L2>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun cpu-pmu { 73*4882a593Smuzhiyun compatible = "arm,cortex-a5-pmu"; 74*4882a593Smuzhiyun interrupts = <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun clocks { 78*4882a593Smuzhiyun cxo_board { 79*4882a593Smuzhiyun compatible = "fixed-clock"; 80*4882a593Smuzhiyun #clock-cells = <0>; 81*4882a593Smuzhiyun clock-frequency = <19200000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun regulators { 86*4882a593Smuzhiyun vsdcc_fixed: vsdcc-regulator { 87*4882a593Smuzhiyun compatible = "regulator-fixed"; 88*4882a593Smuzhiyun regulator-name = "SDCC Power"; 89*4882a593Smuzhiyun regulator-min-microvolt = <2700000>; 90*4882a593Smuzhiyun regulator-max-microvolt = <2700000>; 91*4882a593Smuzhiyun regulator-always-on; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun soc: soc { 96*4882a593Smuzhiyun #address-cells = <1>; 97*4882a593Smuzhiyun #size-cells = <1>; 98*4882a593Smuzhiyun ranges; 99*4882a593Smuzhiyun compatible = "simple-bus"; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun L2: cache-controller@2040000 { 102*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 103*4882a593Smuzhiyun reg = <0x02040000 0x1000>; 104*4882a593Smuzhiyun arm,data-latency = <2 2 0>; 105*4882a593Smuzhiyun cache-unified; 106*4882a593Smuzhiyun cache-level = <2>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun intc: interrupt-controller@2000000 { 110*4882a593Smuzhiyun compatible = "qcom,msm-qgic2"; 111*4882a593Smuzhiyun interrupt-controller; 112*4882a593Smuzhiyun #interrupt-cells = <3>; 113*4882a593Smuzhiyun reg = <0x02000000 0x1000>, 114*4882a593Smuzhiyun <0x02002000 0x1000>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun timer@200a000 { 118*4882a593Smuzhiyun compatible = "qcom,kpss-timer", "qcom,msm-timer"; 119*4882a593Smuzhiyun interrupts = <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_EDGE_RISING)>, 120*4882a593Smuzhiyun <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_EDGE_RISING)>, 121*4882a593Smuzhiyun <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_EDGE_RISING)>; 122*4882a593Smuzhiyun reg = <0x0200a000 0x100>; 123*4882a593Smuzhiyun clock-frequency = <27000000>, 124*4882a593Smuzhiyun <32768>; 125*4882a593Smuzhiyun cpu-offset = <0x80000>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun msmgpio: pinctrl@800000 { 129*4882a593Smuzhiyun compatible = "qcom,mdm9615-pinctrl"; 130*4882a593Smuzhiyun gpio-controller; 131*4882a593Smuzhiyun gpio-ranges = <&msmgpio 0 0 88>; 132*4882a593Smuzhiyun #gpio-cells = <2>; 133*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 134*4882a593Smuzhiyun interrupt-controller; 135*4882a593Smuzhiyun #interrupt-cells = <2>; 136*4882a593Smuzhiyun reg = <0x800000 0x4000>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun gcc: clock-controller@900000 { 140*4882a593Smuzhiyun compatible = "qcom,gcc-mdm9615"; 141*4882a593Smuzhiyun #clock-cells = <1>; 142*4882a593Smuzhiyun #reset-cells = <1>; 143*4882a593Smuzhiyun reg = <0x900000 0x4000>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun lcc: clock-controller@28000000 { 147*4882a593Smuzhiyun compatible = "qcom,lcc-mdm9615"; 148*4882a593Smuzhiyun reg = <0x28000000 0x1000>; 149*4882a593Smuzhiyun #clock-cells = <1>; 150*4882a593Smuzhiyun #reset-cells = <1>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun l2cc: clock-controller@2011000 { 154*4882a593Smuzhiyun compatible = "syscon"; 155*4882a593Smuzhiyun reg = <0x02011000 0x1000>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun rng@1a500000 { 159*4882a593Smuzhiyun compatible = "qcom,prng"; 160*4882a593Smuzhiyun reg = <0x1a500000 0x200>; 161*4882a593Smuzhiyun clocks = <&gcc PRNG_CLK>; 162*4882a593Smuzhiyun clock-names = "core"; 163*4882a593Smuzhiyun assigned-clocks = <&gcc PRNG_CLK>; 164*4882a593Smuzhiyun assigned-clock-rates = <32000000>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun gsbi2: gsbi@16100000 { 168*4882a593Smuzhiyun compatible = "qcom,gsbi-v1.0.0"; 169*4882a593Smuzhiyun cell-index = <2>; 170*4882a593Smuzhiyun reg = <0x16100000 0x100>; 171*4882a593Smuzhiyun clocks = <&gcc GSBI2_H_CLK>; 172*4882a593Smuzhiyun clock-names = "iface"; 173*4882a593Smuzhiyun status = "disabled"; 174*4882a593Smuzhiyun #address-cells = <1>; 175*4882a593Smuzhiyun #size-cells = <1>; 176*4882a593Smuzhiyun ranges; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun gsbi2_i2c: i2c@16180000 { 179*4882a593Smuzhiyun compatible = "qcom,i2c-qup-v1.1.1"; 180*4882a593Smuzhiyun #address-cells = <1>; 181*4882a593Smuzhiyun #size-cells = <0>; 182*4882a593Smuzhiyun reg = <0x16180000 0x1000>; 183*4882a593Smuzhiyun interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>; 186*4882a593Smuzhiyun clock-names = "core", "iface"; 187*4882a593Smuzhiyun status = "disabled"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun gsbi3: gsbi@16200000 { 192*4882a593Smuzhiyun compatible = "qcom,gsbi-v1.0.0"; 193*4882a593Smuzhiyun cell-index = <3>; 194*4882a593Smuzhiyun reg = <0x16200000 0x100>; 195*4882a593Smuzhiyun clocks = <&gcc GSBI3_H_CLK>; 196*4882a593Smuzhiyun clock-names = "iface"; 197*4882a593Smuzhiyun status = "disabled"; 198*4882a593Smuzhiyun #address-cells = <1>; 199*4882a593Smuzhiyun #size-cells = <1>; 200*4882a593Smuzhiyun ranges; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun gsbi3_spi: spi@16280000 { 203*4882a593Smuzhiyun compatible = "qcom,spi-qup-v1.1.1"; 204*4882a593Smuzhiyun #address-cells = <1>; 205*4882a593Smuzhiyun #size-cells = <0>; 206*4882a593Smuzhiyun reg = <0x16280000 0x1000>; 207*4882a593Smuzhiyun interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 208*4882a593Smuzhiyun spi-max-frequency = <24000000>; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun clocks = <&gcc GSBI3_QUP_CLK>, <&gcc GSBI3_H_CLK>; 211*4882a593Smuzhiyun clock-names = "core", "iface"; 212*4882a593Smuzhiyun status = "disabled"; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun gsbi4: gsbi@16300000 { 217*4882a593Smuzhiyun compatible = "qcom,gsbi-v1.0.0"; 218*4882a593Smuzhiyun cell-index = <4>; 219*4882a593Smuzhiyun reg = <0x16300000 0x100>; 220*4882a593Smuzhiyun clocks = <&gcc GSBI4_H_CLK>; 221*4882a593Smuzhiyun clock-names = "iface"; 222*4882a593Smuzhiyun status = "disabled"; 223*4882a593Smuzhiyun #address-cells = <1>; 224*4882a593Smuzhiyun #size-cells = <1>; 225*4882a593Smuzhiyun ranges; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun syscon-tcsr = <&tcsr>; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun gsbi4_serial: serial@16340000 { 230*4882a593Smuzhiyun compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 231*4882a593Smuzhiyun reg = <0x16340000 0x1000>, 232*4882a593Smuzhiyun <0x16300000 0x1000>; 233*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 234*4882a593Smuzhiyun clocks = <&gcc GSBI4_UART_CLK>, <&gcc GSBI4_H_CLK>; 235*4882a593Smuzhiyun clock-names = "core", "iface"; 236*4882a593Smuzhiyun status = "disabled"; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun gsbi5: gsbi@16400000 { 241*4882a593Smuzhiyun compatible = "qcom,gsbi-v1.0.0"; 242*4882a593Smuzhiyun cell-index = <5>; 243*4882a593Smuzhiyun reg = <0x16400000 0x100>; 244*4882a593Smuzhiyun clocks = <&gcc GSBI5_H_CLK>; 245*4882a593Smuzhiyun clock-names = "iface"; 246*4882a593Smuzhiyun status = "disabled"; 247*4882a593Smuzhiyun #address-cells = <1>; 248*4882a593Smuzhiyun #size-cells = <1>; 249*4882a593Smuzhiyun ranges; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun syscon-tcsr = <&tcsr>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun gsbi5_i2c: i2c@16480000 { 254*4882a593Smuzhiyun compatible = "qcom,i2c-qup-v1.1.1"; 255*4882a593Smuzhiyun #address-cells = <1>; 256*4882a593Smuzhiyun #size-cells = <0>; 257*4882a593Smuzhiyun reg = <0x16480000 0x1000>; 258*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* QUP clock is not initialized, set rate */ 261*4882a593Smuzhiyun assigned-clocks = <&gcc GSBI5_QUP_CLK>; 262*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>; 265*4882a593Smuzhiyun clock-names = "core", "iface"; 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun gsbi5_serial: serial@16440000 { 270*4882a593Smuzhiyun compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; 271*4882a593Smuzhiyun reg = <0x16440000 0x1000>, 272*4882a593Smuzhiyun <0x16400000 0x1000>; 273*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 274*4882a593Smuzhiyun clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>; 275*4882a593Smuzhiyun clock-names = "core", "iface"; 276*4882a593Smuzhiyun status = "disabled"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun qcom,ssbi@500000 { 281*4882a593Smuzhiyun compatible = "qcom,ssbi"; 282*4882a593Smuzhiyun reg = <0x500000 0x1000>; 283*4882a593Smuzhiyun qcom,controller-type = "pmic-arbiter"; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun pmicintc: pmic@0 { 286*4882a593Smuzhiyun compatible = "qcom,pm8018", "qcom,pm8921"; 287*4882a593Smuzhiyun interrupts = <GIC_PPI 226 IRQ_TYPE_LEVEL_HIGH>; 288*4882a593Smuzhiyun #interrupt-cells = <2>; 289*4882a593Smuzhiyun interrupt-controller; 290*4882a593Smuzhiyun #address-cells = <1>; 291*4882a593Smuzhiyun #size-cells = <0>; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun pwrkey@1c { 294*4882a593Smuzhiyun compatible = "qcom,pm8018-pwrkey", "qcom,pm8921-pwrkey"; 295*4882a593Smuzhiyun reg = <0x1c>; 296*4882a593Smuzhiyun interrupt-parent = <&pmicintc>; 297*4882a593Smuzhiyun interrupts = <50 IRQ_TYPE_EDGE_RISING>, 298*4882a593Smuzhiyun <51 IRQ_TYPE_EDGE_RISING>; 299*4882a593Smuzhiyun debounce = <15625>; 300*4882a593Smuzhiyun pull-up; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun pmicmpp: mpp@50 { 304*4882a593Smuzhiyun compatible = "qcom,pm8018-mpp", "qcom,ssbi-mpp"; 305*4882a593Smuzhiyun interrupt-parent = <&pmicintc>; 306*4882a593Smuzhiyun interrupts = <24 IRQ_TYPE_NONE>, 307*4882a593Smuzhiyun <25 IRQ_TYPE_NONE>, 308*4882a593Smuzhiyun <26 IRQ_TYPE_NONE>, 309*4882a593Smuzhiyun <27 IRQ_TYPE_NONE>, 310*4882a593Smuzhiyun <28 IRQ_TYPE_NONE>, 311*4882a593Smuzhiyun <29 IRQ_TYPE_NONE>; 312*4882a593Smuzhiyun reg = <0x50>; 313*4882a593Smuzhiyun gpio-controller; 314*4882a593Smuzhiyun #gpio-cells = <2>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun rtc@11d { 318*4882a593Smuzhiyun compatible = "qcom,pm8018-rtc", "qcom,pm8921-rtc"; 319*4882a593Smuzhiyun interrupt-parent = <&pmicintc>; 320*4882a593Smuzhiyun interrupts = <39 IRQ_TYPE_EDGE_RISING>; 321*4882a593Smuzhiyun reg = <0x11d>; 322*4882a593Smuzhiyun allow-set-time; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun pmicgpio: gpio@150 { 326*4882a593Smuzhiyun compatible = "qcom,pm8018-gpio", "qcom,ssbi-gpio"; 327*4882a593Smuzhiyun reg = <0x150>; 328*4882a593Smuzhiyun interrupt-controller; 329*4882a593Smuzhiyun #interrupt-cells = <2>; 330*4882a593Smuzhiyun gpio-controller; 331*4882a593Smuzhiyun gpio-ranges = <&pmicgpio 0 0 6>; 332*4882a593Smuzhiyun #gpio-cells = <2>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun sdcc1bam: dma@12182000{ 338*4882a593Smuzhiyun compatible = "qcom,bam-v1.3.0"; 339*4882a593Smuzhiyun reg = <0x12182000 0x8000>; 340*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 341*4882a593Smuzhiyun clocks = <&gcc SDC1_H_CLK>; 342*4882a593Smuzhiyun clock-names = "bam_clk"; 343*4882a593Smuzhiyun #dma-cells = <1>; 344*4882a593Smuzhiyun qcom,ee = <0>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun sdcc2bam: dma@12142000{ 348*4882a593Smuzhiyun compatible = "qcom,bam-v1.3.0"; 349*4882a593Smuzhiyun reg = <0x12142000 0x8000>; 350*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 351*4882a593Smuzhiyun clocks = <&gcc SDC2_H_CLK>; 352*4882a593Smuzhiyun clock-names = "bam_clk"; 353*4882a593Smuzhiyun #dma-cells = <1>; 354*4882a593Smuzhiyun qcom,ee = <0>; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun amba { 358*4882a593Smuzhiyun compatible = "simple-bus"; 359*4882a593Smuzhiyun #address-cells = <1>; 360*4882a593Smuzhiyun #size-cells = <1>; 361*4882a593Smuzhiyun ranges; 362*4882a593Smuzhiyun sdcc1: sdcc@12180000 { 363*4882a593Smuzhiyun status = "disabled"; 364*4882a593Smuzhiyun compatible = "arm,pl18x", "arm,primecell"; 365*4882a593Smuzhiyun arm,primecell-periphid = <0x00051180>; 366*4882a593Smuzhiyun reg = <0x12180000 0x2000>; 367*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 368*4882a593Smuzhiyun interrupt-names = "cmd_irq"; 369*4882a593Smuzhiyun clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>; 370*4882a593Smuzhiyun clock-names = "mclk", "apb_pclk"; 371*4882a593Smuzhiyun bus-width = <8>; 372*4882a593Smuzhiyun max-frequency = <48000000>; 373*4882a593Smuzhiyun cap-sd-highspeed; 374*4882a593Smuzhiyun cap-mmc-highspeed; 375*4882a593Smuzhiyun vmmc-supply = <&vsdcc_fixed>; 376*4882a593Smuzhiyun dmas = <&sdcc1bam 2>, <&sdcc1bam 1>; 377*4882a593Smuzhiyun dma-names = "tx", "rx"; 378*4882a593Smuzhiyun assigned-clocks = <&gcc SDC1_CLK>; 379*4882a593Smuzhiyun assigned-clock-rates = <400000>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun sdcc2: sdcc@12140000 { 383*4882a593Smuzhiyun compatible = "arm,pl18x", "arm,primecell"; 384*4882a593Smuzhiyun arm,primecell-periphid = <0x00051180>; 385*4882a593Smuzhiyun status = "disabled"; 386*4882a593Smuzhiyun reg = <0x12140000 0x2000>; 387*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 388*4882a593Smuzhiyun interrupt-names = "cmd_irq"; 389*4882a593Smuzhiyun clocks = <&gcc SDC2_CLK>, <&gcc SDC2_H_CLK>; 390*4882a593Smuzhiyun clock-names = "mclk", "apb_pclk"; 391*4882a593Smuzhiyun bus-width = <4>; 392*4882a593Smuzhiyun cap-sd-highspeed; 393*4882a593Smuzhiyun cap-mmc-highspeed; 394*4882a593Smuzhiyun max-frequency = <48000000>; 395*4882a593Smuzhiyun no-1-8-v; 396*4882a593Smuzhiyun vmmc-supply = <&vsdcc_fixed>; 397*4882a593Smuzhiyun dmas = <&sdcc2bam 2>, <&sdcc2bam 1>; 398*4882a593Smuzhiyun dma-names = "tx", "rx"; 399*4882a593Smuzhiyun assigned-clocks = <&gcc SDC2_CLK>; 400*4882a593Smuzhiyun assigned-clock-rates = <400000>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun tcsr: syscon@1a400000 { 405*4882a593Smuzhiyun compatible = "qcom,tcsr-mdm9615", "syscon"; 406*4882a593Smuzhiyun reg = <0x1a400000 0x100>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun rpm: rpm@108000 { 410*4882a593Smuzhiyun compatible = "qcom,rpm-mdm9615"; 411*4882a593Smuzhiyun reg = <0x108000 0x1000>; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun qcom,ipc = <&l2cc 0x8 2>; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>, 416*4882a593Smuzhiyun <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>, 417*4882a593Smuzhiyun <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>; 418*4882a593Smuzhiyun interrupt-names = "ack", "err", "wakeup"; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun regulators { 421*4882a593Smuzhiyun compatible = "qcom,rpm-pm8018-regulators"; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun vin_lvs1-supply = <&pm8018_s3>; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun vdd_l7-supply = <&pm8018_s4>; 426*4882a593Smuzhiyun vdd_l8-supply = <&pm8018_s3>; 427*4882a593Smuzhiyun vdd_l9_l10_l11_l12-supply = <&pm8018_s5>; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun /* Buck SMPS */ 430*4882a593Smuzhiyun pm8018_s1: s1 { 431*4882a593Smuzhiyun regulator-min-microvolt = <500000>; 432*4882a593Smuzhiyun regulator-max-microvolt = <1150000>; 433*4882a593Smuzhiyun qcom,switch-mode-frequency = <1600000>; 434*4882a593Smuzhiyun bias-pull-down; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun pm8018_s2: s2 { 438*4882a593Smuzhiyun regulator-min-microvolt = <1225000>; 439*4882a593Smuzhiyun regulator-max-microvolt = <1300000>; 440*4882a593Smuzhiyun qcom,switch-mode-frequency = <1600000>; 441*4882a593Smuzhiyun bias-pull-down; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun pm8018_s3: s3 { 445*4882a593Smuzhiyun regulator-always-on; 446*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 447*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 448*4882a593Smuzhiyun qcom,switch-mode-frequency = <1600000>; 449*4882a593Smuzhiyun bias-pull-down; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun pm8018_s4: s4 { 453*4882a593Smuzhiyun regulator-min-microvolt = <2100000>; 454*4882a593Smuzhiyun regulator-max-microvolt = <2200000>; 455*4882a593Smuzhiyun qcom,switch-mode-frequency = <1600000>; 456*4882a593Smuzhiyun bias-pull-down; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun pm8018_s5: s5 { 460*4882a593Smuzhiyun regulator-always-on; 461*4882a593Smuzhiyun regulator-min-microvolt = <1350000>; 462*4882a593Smuzhiyun regulator-max-microvolt = <1350000>; 463*4882a593Smuzhiyun qcom,switch-mode-frequency = <1600000>; 464*4882a593Smuzhiyun bias-pull-down; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun /* PMOS LDO */ 468*4882a593Smuzhiyun pm8018_l2: l2 { 469*4882a593Smuzhiyun regulator-always-on; 470*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 471*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 472*4882a593Smuzhiyun bias-pull-down; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun pm8018_l3: l3 { 476*4882a593Smuzhiyun regulator-always-on; 477*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 478*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 479*4882a593Smuzhiyun bias-pull-down; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun pm8018_l4: l4 { 483*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 484*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 485*4882a593Smuzhiyun bias-pull-down; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun pm8018_l5: l5 { 489*4882a593Smuzhiyun regulator-min-microvolt = <2850000>; 490*4882a593Smuzhiyun regulator-max-microvolt = <2850000>; 491*4882a593Smuzhiyun bias-pull-down; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun pm8018_l6: l6 { 495*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 496*4882a593Smuzhiyun regulator-max-microvolt = <2850000>; 497*4882a593Smuzhiyun bias-pull-down; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun pm8018_l7: l7 { 501*4882a593Smuzhiyun regulator-min-microvolt = <1850000>; 502*4882a593Smuzhiyun regulator-max-microvolt = <1900000>; 503*4882a593Smuzhiyun bias-pull-down; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun pm8018_l8: l8 { 507*4882a593Smuzhiyun regulator-min-microvolt = <1200000>; 508*4882a593Smuzhiyun regulator-max-microvolt = <1200000>; 509*4882a593Smuzhiyun bias-pull-down; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun pm8018_l9: l9 { 513*4882a593Smuzhiyun regulator-min-microvolt = <750000>; 514*4882a593Smuzhiyun regulator-max-microvolt = <1150000>; 515*4882a593Smuzhiyun bias-pull-down; 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun pm8018_l10: l10 { 519*4882a593Smuzhiyun regulator-min-microvolt = <1050000>; 520*4882a593Smuzhiyun regulator-max-microvolt = <1050000>; 521*4882a593Smuzhiyun bias-pull-down; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun pm8018_l11: l11 { 525*4882a593Smuzhiyun regulator-min-microvolt = <1050000>; 526*4882a593Smuzhiyun regulator-max-microvolt = <1050000>; 527*4882a593Smuzhiyun bias-pull-down; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun pm8018_l12: l12 { 531*4882a593Smuzhiyun regulator-min-microvolt = <1050000>; 532*4882a593Smuzhiyun regulator-max-microvolt = <1050000>; 533*4882a593Smuzhiyun bias-pull-down; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun pm8018_l13: l13 { 537*4882a593Smuzhiyun regulator-min-microvolt = <1850000>; 538*4882a593Smuzhiyun regulator-max-microvolt = <2950000>; 539*4882a593Smuzhiyun bias-pull-down; 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun pm8018_l14: l14 { 543*4882a593Smuzhiyun regulator-min-microvolt = <2850000>; 544*4882a593Smuzhiyun regulator-max-microvolt = <2850000>; 545*4882a593Smuzhiyun bias-pull-down; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* Low Voltage Switch */ 549*4882a593Smuzhiyun pm8018_lvs1: lvs1 { 550*4882a593Smuzhiyun bias-pull-down; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun}; 556