1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2011 Picochip, Jamie Iles 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun/ { 6*4882a593Smuzhiyun model = "Picochip picoXcell PC3X3"; 7*4882a593Smuzhiyun compatible = "picochip,pc3x3"; 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <1>; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun cpus { 12*4882a593Smuzhiyun #address-cells = <0>; 13*4882a593Smuzhiyun #size-cells = <0>; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun cpu { 16*4882a593Smuzhiyun compatible = "arm,arm1176jz-s"; 17*4882a593Smuzhiyun device_type = "cpu"; 18*4882a593Smuzhiyun cpu-clock = <&arm_clk>, "cpu"; 19*4882a593Smuzhiyun d-cache-line-size = <32>; 20*4882a593Smuzhiyun d-cache-size = <32768>; 21*4882a593Smuzhiyun i-cache-line-size = <32>; 22*4882a593Smuzhiyun i-cache-size = <32768>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun clocks { 27*4882a593Smuzhiyun #address-cells = <1>; 28*4882a593Smuzhiyun #size-cells = <1>; 29*4882a593Smuzhiyun ranges; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun clkgate: clkgate@800a0048 { 32*4882a593Smuzhiyun #address-cells = <1>; 33*4882a593Smuzhiyun #size-cells = <0>; 34*4882a593Smuzhiyun reg = <0x800a0048 4>; 35*4882a593Smuzhiyun compatible = "picochip,pc3x3-clk-gate"; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun tzprot_clk: clock@0 { 38*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 39*4882a593Smuzhiyun clock-outputs = "bus"; 40*4882a593Smuzhiyun picochip,clk-disable-bit = <0>; 41*4882a593Smuzhiyun clock-frequency = <200000000>; 42*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun spi_clk: clock@1 { 46*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 47*4882a593Smuzhiyun clock-outputs = "bus"; 48*4882a593Smuzhiyun picochip,clk-disable-bit = <1>; 49*4882a593Smuzhiyun clock-frequency = <200000000>; 50*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun dmac0_clk: clock@2 { 54*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 55*4882a593Smuzhiyun clock-outputs = "bus"; 56*4882a593Smuzhiyun picochip,clk-disable-bit = <2>; 57*4882a593Smuzhiyun clock-frequency = <200000000>; 58*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun dmac1_clk: clock@3 { 62*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 63*4882a593Smuzhiyun clock-outputs = "bus"; 64*4882a593Smuzhiyun picochip,clk-disable-bit = <3>; 65*4882a593Smuzhiyun clock-frequency = <200000000>; 66*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun ebi_clk: clock@4 { 70*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 71*4882a593Smuzhiyun clock-outputs = "bus"; 72*4882a593Smuzhiyun picochip,clk-disable-bit = <4>; 73*4882a593Smuzhiyun clock-frequency = <200000000>; 74*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun ipsec_clk: clock@5 { 78*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 79*4882a593Smuzhiyun clock-outputs = "bus"; 80*4882a593Smuzhiyun picochip,clk-disable-bit = <5>; 81*4882a593Smuzhiyun clock-frequency = <200000000>; 82*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun l2_clk: clock@6 { 86*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 87*4882a593Smuzhiyun clock-outputs = "bus"; 88*4882a593Smuzhiyun picochip,clk-disable-bit = <6>; 89*4882a593Smuzhiyun clock-frequency = <200000000>; 90*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun trng_clk: clock@7 { 94*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 95*4882a593Smuzhiyun clock-outputs = "bus"; 96*4882a593Smuzhiyun picochip,clk-disable-bit = <7>; 97*4882a593Smuzhiyun clock-frequency = <200000000>; 98*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun fuse_clk: clock@8 { 102*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 103*4882a593Smuzhiyun clock-outputs = "bus"; 104*4882a593Smuzhiyun picochip,clk-disable-bit = <8>; 105*4882a593Smuzhiyun clock-frequency = <200000000>; 106*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun otp_clk: clock@9 { 110*4882a593Smuzhiyun compatible = "picochip,pc3x3-gated-clk"; 111*4882a593Smuzhiyun clock-outputs = "bus"; 112*4882a593Smuzhiyun picochip,clk-disable-bit = <9>; 113*4882a593Smuzhiyun clock-frequency = <200000000>; 114*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun arm_clk: clock@11 { 119*4882a593Smuzhiyun compatible = "picochip,pc3x3-pll"; 120*4882a593Smuzhiyun reg = <0x800a0050 0x8>; 121*4882a593Smuzhiyun picochip,min-freq = <140000000>; 122*4882a593Smuzhiyun picochip,max-freq = <700000000>; 123*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 124*4882a593Smuzhiyun clock-outputs = "cpu"; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun pclk: clock@12 { 128*4882a593Smuzhiyun compatible = "fixed-clock"; 129*4882a593Smuzhiyun clock-outputs = "bus", "pclk"; 130*4882a593Smuzhiyun clock-frequency = <200000000>; 131*4882a593Smuzhiyun ref-clock = <&ref_clk>, "ref"; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun paxi { 136*4882a593Smuzhiyun compatible = "simple-bus"; 137*4882a593Smuzhiyun #address-cells = <1>; 138*4882a593Smuzhiyun #size-cells = <1>; 139*4882a593Smuzhiyun ranges = <0 0x80000000 0x400000>; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun emac: gem@30000 { 142*4882a593Smuzhiyun compatible = "cadence,gem"; 143*4882a593Smuzhiyun reg = <0x30000 0x10000>; 144*4882a593Smuzhiyun interrupt-parent = <&vic0>; 145*4882a593Smuzhiyun interrupts = <31>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun dmac1: dmac@40000 { 149*4882a593Smuzhiyun compatible = "snps,dw-dmac"; 150*4882a593Smuzhiyun reg = <0x40000 0x10000>; 151*4882a593Smuzhiyun interrupt-parent = <&vic0>; 152*4882a593Smuzhiyun interrupts = <25>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun dmac2: dmac@50000 { 156*4882a593Smuzhiyun compatible = "snps,dw-dmac"; 157*4882a593Smuzhiyun reg = <0x50000 0x10000>; 158*4882a593Smuzhiyun interrupt-parent = <&vic0>; 159*4882a593Smuzhiyun interrupts = <26>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun vic0: interrupt-controller@60000 { 163*4882a593Smuzhiyun compatible = "arm,pl192-vic"; 164*4882a593Smuzhiyun interrupt-controller; 165*4882a593Smuzhiyun reg = <0x60000 0x1000>; 166*4882a593Smuzhiyun #interrupt-cells = <1>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun vic1: interrupt-controller@64000 { 170*4882a593Smuzhiyun compatible = "arm,pl192-vic"; 171*4882a593Smuzhiyun interrupt-controller; 172*4882a593Smuzhiyun reg = <0x64000 0x1000>; 173*4882a593Smuzhiyun #interrupt-cells = <1>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun fuse: picoxcell-fuse@80000 { 177*4882a593Smuzhiyun compatible = "picoxcell,fuse-pc3x3"; 178*4882a593Smuzhiyun reg = <0x80000 0x10000>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun ssi: picoxcell-spi@90000 { 182*4882a593Smuzhiyun compatible = "picoxcell,spi"; 183*4882a593Smuzhiyun reg = <0x90000 0x10000>; 184*4882a593Smuzhiyun interrupt-parent = <&vic0>; 185*4882a593Smuzhiyun interrupts = <10>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun ipsec: spacc@100000 { 189*4882a593Smuzhiyun compatible = "picochip,spacc-ipsec"; 190*4882a593Smuzhiyun reg = <0x100000 0x10000>; 191*4882a593Smuzhiyun interrupt-parent = <&vic0>; 192*4882a593Smuzhiyun interrupts = <24>; 193*4882a593Smuzhiyun ref-clock = <&ipsec_clk>, "ref"; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun srtp: spacc@140000 { 197*4882a593Smuzhiyun compatible = "picochip,spacc-srtp"; 198*4882a593Smuzhiyun reg = <0x140000 0x10000>; 199*4882a593Smuzhiyun interrupt-parent = <&vic0>; 200*4882a593Smuzhiyun interrupts = <23>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun l2_engine: spacc@180000 { 204*4882a593Smuzhiyun compatible = "picochip,spacc-l2"; 205*4882a593Smuzhiyun reg = <0x180000 0x10000>; 206*4882a593Smuzhiyun interrupt-parent = <&vic0>; 207*4882a593Smuzhiyun interrupts = <22>; 208*4882a593Smuzhiyun ref-clock = <&l2_clk>, "ref"; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun apb { 212*4882a593Smuzhiyun compatible = "simple-bus"; 213*4882a593Smuzhiyun #address-cells = <1>; 214*4882a593Smuzhiyun #size-cells = <1>; 215*4882a593Smuzhiyun ranges = <0 0x200000 0x80000>; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun rtc0: rtc@0 { 218*4882a593Smuzhiyun compatible = "picochip,pc3x2-rtc"; 219*4882a593Smuzhiyun clock-freq = <200000000>; 220*4882a593Smuzhiyun reg = <0x00000 0xf>; 221*4882a593Smuzhiyun interrupt-parent = <&vic0>; 222*4882a593Smuzhiyun interrupts = <8>; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun timer0: timer@10000 { 226*4882a593Smuzhiyun compatible = "picochip,pc3x2-timer"; 227*4882a593Smuzhiyun interrupt-parent = <&vic0>; 228*4882a593Smuzhiyun interrupts = <4>; 229*4882a593Smuzhiyun clock-freq = <200000000>; 230*4882a593Smuzhiyun reg = <0x10000 0x14>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun timer1: timer@10014 { 234*4882a593Smuzhiyun compatible = "picochip,pc3x2-timer"; 235*4882a593Smuzhiyun interrupt-parent = <&vic0>; 236*4882a593Smuzhiyun interrupts = <5>; 237*4882a593Smuzhiyun clock-freq = <200000000>; 238*4882a593Smuzhiyun reg = <0x10014 0x14>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun gpio: gpio@20000 { 242*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 243*4882a593Smuzhiyun reg = <0x20000 0x1000>; 244*4882a593Smuzhiyun #address-cells = <1>; 245*4882a593Smuzhiyun #size-cells = <0>; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun banka: gpio-controller@0 { 248*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-bank"; 249*4882a593Smuzhiyun gpio-controller; 250*4882a593Smuzhiyun #gpio-cells = <2>; 251*4882a593Smuzhiyun gpio-generic,nr-gpio = <8>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun regoffset-dat = <0x50>; 254*4882a593Smuzhiyun regoffset-set = <0x00>; 255*4882a593Smuzhiyun regoffset-dirout = <0x04>; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun bankb: gpio-controller@1 { 259*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-bank"; 260*4882a593Smuzhiyun gpio-controller; 261*4882a593Smuzhiyun #gpio-cells = <2>; 262*4882a593Smuzhiyun gpio-generic,nr-gpio = <16>; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun regoffset-dat = <0x54>; 265*4882a593Smuzhiyun regoffset-set = <0x0c>; 266*4882a593Smuzhiyun regoffset-dirout = <0x10>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun bankd: gpio-controller@2 { 270*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-bank"; 271*4882a593Smuzhiyun gpio-controller; 272*4882a593Smuzhiyun #gpio-cells = <2>; 273*4882a593Smuzhiyun gpio-generic,nr-gpio = <30>; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun regoffset-dat = <0x5c>; 276*4882a593Smuzhiyun regoffset-set = <0x24>; 277*4882a593Smuzhiyun regoffset-dirout = <0x28>; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun uart0: uart@30000 { 282*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 283*4882a593Smuzhiyun reg = <0x30000 0x1000>; 284*4882a593Smuzhiyun interrupt-parent = <&vic1>; 285*4882a593Smuzhiyun interrupts = <10>; 286*4882a593Smuzhiyun clock-frequency = <3686400>; 287*4882a593Smuzhiyun reg-shift = <2>; 288*4882a593Smuzhiyun reg-io-width = <4>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun uart1: uart@40000 { 292*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 293*4882a593Smuzhiyun reg = <0x40000 0x1000>; 294*4882a593Smuzhiyun interrupt-parent = <&vic1>; 295*4882a593Smuzhiyun interrupts = <9>; 296*4882a593Smuzhiyun clock-frequency = <3686400>; 297*4882a593Smuzhiyun reg-shift = <2>; 298*4882a593Smuzhiyun reg-io-width = <4>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun wdog: watchdog@50000 { 302*4882a593Smuzhiyun compatible = "snps,dw-apb-wdg"; 303*4882a593Smuzhiyun reg = <0x50000 0x10000>; 304*4882a593Smuzhiyun interrupt-parent = <&vic0>; 305*4882a593Smuzhiyun interrupts = <11>; 306*4882a593Smuzhiyun bus-clock = <&pclk>, "bus"; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun timer2: timer@60000 { 310*4882a593Smuzhiyun compatible = "picochip,pc3x2-timer"; 311*4882a593Smuzhiyun interrupt-parent = <&vic0>; 312*4882a593Smuzhiyun interrupts = <6>; 313*4882a593Smuzhiyun clock-freq = <200000000>; 314*4882a593Smuzhiyun reg = <0x60000 0x14>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun timer3: timer@60014 { 318*4882a593Smuzhiyun compatible = "picochip,pc3x2-timer"; 319*4882a593Smuzhiyun interrupt-parent = <&vic0>; 320*4882a593Smuzhiyun interrupts = <7>; 321*4882a593Smuzhiyun clock-freq = <200000000>; 322*4882a593Smuzhiyun reg = <0x60014 0x14>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun rwid-axi { 328*4882a593Smuzhiyun #address-cells = <1>; 329*4882a593Smuzhiyun #size-cells = <1>; 330*4882a593Smuzhiyun compatible = "simple-bus"; 331*4882a593Smuzhiyun ranges; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun ebi@50000000 { 334*4882a593Smuzhiyun compatible = "simple-bus"; 335*4882a593Smuzhiyun #address-cells = <2>; 336*4882a593Smuzhiyun #size-cells = <1>; 337*4882a593Smuzhiyun ranges = <0 0 0x40000000 0x08000000 338*4882a593Smuzhiyun 1 0 0x48000000 0x08000000 339*4882a593Smuzhiyun 2 0 0x50000000 0x08000000 340*4882a593Smuzhiyun 3 0 0x58000000 0x08000000>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun axi2pico@c0000000 { 344*4882a593Smuzhiyun compatible = "picochip,axi2pico-pc3x3"; 345*4882a593Smuzhiyun reg = <0xc0000000 0x10000>; 346*4882a593Smuzhiyun interrupt-parent = <&vic0>; 347*4882a593Smuzhiyun interrupts = <13 14 15 16 17 18 19 20 21>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun otp@ffff8000 { 351*4882a593Smuzhiyun compatible = "picochip,otp-pc3x3"; 352*4882a593Smuzhiyun reg = <0xffff8000 0x8000>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun}; 356