1*4882a593Smuzhiyun&l4_cfg { /* 0x4a000000 */ 2*4882a593Smuzhiyun compatible = "ti,omap5-l4-cfg", "simple-bus"; 3*4882a593Smuzhiyun reg = <0x4a000000 0x800>, 4*4882a593Smuzhiyun <0x4a000800 0x800>, 5*4882a593Smuzhiyun <0x4a001000 0x1000>; 6*4882a593Smuzhiyun reg-names = "ap", "la", "ia0"; 7*4882a593Smuzhiyun #address-cells = <1>; 8*4882a593Smuzhiyun #size-cells = <1>; 9*4882a593Smuzhiyun ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 10*4882a593Smuzhiyun <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 11*4882a593Smuzhiyun <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 12*4882a593Smuzhiyun <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 13*4882a593Smuzhiyun <0x00200000 0x4a200000 0x080000>, /* segment 4 */ 14*4882a593Smuzhiyun <0x00280000 0x4a280000 0x080000>, /* segment 5 */ 15*4882a593Smuzhiyun <0x00300000 0x4a300000 0x080000>; /* segment 6 */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun segment@0 { /* 0x4a000000 */ 18*4882a593Smuzhiyun compatible = "simple-bus"; 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <1>; 21*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 22*4882a593Smuzhiyun <0x00001000 0x00001000 0x001000>, /* ap 1 */ 23*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 24*4882a593Smuzhiyun <0x00002000 0x00002000 0x001000>, /* ap 3 */ 25*4882a593Smuzhiyun <0x00003000 0x00003000 0x001000>, /* ap 4 */ 26*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 5 */ 27*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 6 */ 28*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 7 */ 29*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 8 */ 30*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 9 */ 31*4882a593Smuzhiyun <0x00058000 0x00058000 0x001000>, /* ap 10 */ 32*4882a593Smuzhiyun <0x00062000 0x00062000 0x001000>, /* ap 11 */ 33*4882a593Smuzhiyun <0x00063000 0x00063000 0x001000>, /* ap 12 */ 34*4882a593Smuzhiyun <0x00008000 0x00008000 0x002000>, /* ap 21 */ 35*4882a593Smuzhiyun <0x0000a000 0x0000a000 0x001000>, /* ap 22 */ 36*4882a593Smuzhiyun <0x00066000 0x00066000 0x001000>, /* ap 23 */ 37*4882a593Smuzhiyun <0x00067000 0x00067000 0x001000>, /* ap 24 */ 38*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x002000>, /* ap 69 */ 39*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 70 */ 40*4882a593Smuzhiyun <0x00064000 0x00064000 0x001000>, /* ap 71 */ 41*4882a593Smuzhiyun <0x00065000 0x00065000 0x001000>, /* ap 72 */ 42*4882a593Smuzhiyun <0x0005a000 0x0005a000 0x001000>, /* ap 77 */ 43*4882a593Smuzhiyun <0x0005b000 0x0005b000 0x001000>, /* ap 78 */ 44*4882a593Smuzhiyun <0x00070000 0x00070000 0x004000>, /* ap 79 */ 45*4882a593Smuzhiyun <0x00074000 0x00074000 0x001000>, /* ap 80 */ 46*4882a593Smuzhiyun <0x00075000 0x00075000 0x001000>, /* ap 81 */ 47*4882a593Smuzhiyun <0x00076000 0x00076000 0x001000>, /* ap 82 */ 48*4882a593Smuzhiyun <0x00020000 0x00020000 0x020000>, /* ap 109 */ 49*4882a593Smuzhiyun <0x00040000 0x00040000 0x001000>, /* ap 110 */ 50*4882a593Smuzhiyun <0x00059000 0x00059000 0x001000>; /* ap 111 */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun target-module@2000 { /* 0x4a002000, ap 3 44.0 */ 53*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 54*4882a593Smuzhiyun reg = <0x2000 0x4>; 55*4882a593Smuzhiyun reg-names = "rev"; 56*4882a593Smuzhiyun #address-cells = <1>; 57*4882a593Smuzhiyun #size-cells = <1>; 58*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun scm_core: scm@0 { 61*4882a593Smuzhiyun compatible = "ti,omap5-scm-core", "simple-bus"; 62*4882a593Smuzhiyun reg = <0x0 0x1000>; 63*4882a593Smuzhiyun #address-cells = <1>; 64*4882a593Smuzhiyun #size-cells = <1>; 65*4882a593Smuzhiyun ranges = <0 0 0x800>; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun scm_conf: scm_conf@0 { 68*4882a593Smuzhiyun compatible = "syscon"; 69*4882a593Smuzhiyun reg = <0x0 0x800>; 70*4882a593Smuzhiyun #address-cells = <1>; 71*4882a593Smuzhiyun #size-cells = <1>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun scm_padconf_core: scm@800 { 76*4882a593Smuzhiyun compatible = "ti,omap5-scm-padconf-core", 77*4882a593Smuzhiyun "simple-bus"; 78*4882a593Smuzhiyun #address-cells = <1>; 79*4882a593Smuzhiyun #size-cells = <1>; 80*4882a593Smuzhiyun ranges = <0 0x800 0x800>; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun omap5_pmx_core: pinmux@40 { 83*4882a593Smuzhiyun compatible = "ti,omap5-padconf", 84*4882a593Smuzhiyun "pinctrl-single"; 85*4882a593Smuzhiyun reg = <0x40 0x01b6>; 86*4882a593Smuzhiyun #address-cells = <1>; 87*4882a593Smuzhiyun #size-cells = <0>; 88*4882a593Smuzhiyun #pinctrl-cells = <1>; 89*4882a593Smuzhiyun #interrupt-cells = <1>; 90*4882a593Smuzhiyun interrupt-controller; 91*4882a593Smuzhiyun pinctrl-single,register-width = <16>; 92*4882a593Smuzhiyun pinctrl-single,function-mask = <0x7fff>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun omap5_padconf_global: omap5_padconf_global@5a0 { 96*4882a593Smuzhiyun compatible = "syscon", 97*4882a593Smuzhiyun "simple-bus"; 98*4882a593Smuzhiyun reg = <0x5a0 0xec>; 99*4882a593Smuzhiyun #address-cells = <1>; 100*4882a593Smuzhiyun #size-cells = <1>; 101*4882a593Smuzhiyun ranges = <0 0x5a0 0xec>; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun pbias_regulator: pbias_regulator@60 { 104*4882a593Smuzhiyun compatible = "ti,pbias-omap5", "ti,pbias-omap"; 105*4882a593Smuzhiyun reg = <0x60 0x4>; 106*4882a593Smuzhiyun syscon = <&omap5_padconf_global>; 107*4882a593Smuzhiyun pbias_mmc_reg: pbias_mmc_omap5 { 108*4882a593Smuzhiyun regulator-name = "pbias_mmc_omap5"; 109*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 110*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun target-module@4000 { /* 0x4a004000, ap 5 5c.0 */ 118*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 119*4882a593Smuzhiyun reg = <0x4000 0x4>; 120*4882a593Smuzhiyun reg-names = "rev"; 121*4882a593Smuzhiyun #address-cells = <1>; 122*4882a593Smuzhiyun #size-cells = <1>; 123*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun cm_core_aon: cm_core_aon@0 { 126*4882a593Smuzhiyun compatible = "ti,omap5-cm-core-aon", 127*4882a593Smuzhiyun "simple-bus"; 128*4882a593Smuzhiyun reg = <0x0 0x2000>; 129*4882a593Smuzhiyun #address-cells = <1>; 130*4882a593Smuzhiyun #size-cells = <1>; 131*4882a593Smuzhiyun ranges = <0 0 0x1000>; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun cm_core_aon_clocks: clocks { 134*4882a593Smuzhiyun #address-cells = <1>; 135*4882a593Smuzhiyun #size-cells = <0>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun cm_core_aon_clockdomains: clockdomains { 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun target-module@8000 { /* 0x4a008000, ap 21 4c.0 */ 144*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 145*4882a593Smuzhiyun reg = <0x8000 0x4>; 146*4882a593Smuzhiyun reg-names = "rev"; 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <1>; 149*4882a593Smuzhiyun ranges = <0x0 0x8000 0x2000>; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun cm_core: cm_core@0 { 152*4882a593Smuzhiyun compatible = "ti,omap5-cm-core", "simple-bus"; 153*4882a593Smuzhiyun reg = <0x0 0x2000>; 154*4882a593Smuzhiyun #address-cells = <1>; 155*4882a593Smuzhiyun #size-cells = <1>; 156*4882a593Smuzhiyun ranges = <0 0 0x2000>; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun cm_core_clocks: clocks { 159*4882a593Smuzhiyun #address-cells = <1>; 160*4882a593Smuzhiyun #size-cells = <0>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun cm_core_clockdomains: clockdomains { 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun target-module@20000 { /* 0x4a020000, ap 109 08.0 */ 169*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 170*4882a593Smuzhiyun reg = <0x20000 0x4>, 171*4882a593Smuzhiyun <0x20010 0x4>; 172*4882a593Smuzhiyun reg-names = "rev", "sysc"; 173*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_DMADISABLE>; 174*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 175*4882a593Smuzhiyun <SYSC_IDLE_NO>, 176*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 177*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 178*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 179*4882a593Smuzhiyun <SYSC_IDLE_NO>, 180*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 181*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 182*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 183*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 0>; 184*4882a593Smuzhiyun clock-names = "fck"; 185*4882a593Smuzhiyun #address-cells = <1>; 186*4882a593Smuzhiyun #size-cells = <1>; 187*4882a593Smuzhiyun ranges = <0x0 0x20000 0x20000>; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun usb3: omap_dwc3@0 { 190*4882a593Smuzhiyun compatible = "ti,dwc3"; 191*4882a593Smuzhiyun reg = <0x0 0x10000>; 192*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 193*4882a593Smuzhiyun #address-cells = <1>; 194*4882a593Smuzhiyun #size-cells = <1>; 195*4882a593Smuzhiyun utmi-mode = <2>; 196*4882a593Smuzhiyun ranges = <0 0 0x20000>; 197*4882a593Smuzhiyun dwc3: dwc3@10000 { 198*4882a593Smuzhiyun compatible = "snps,dwc3"; 199*4882a593Smuzhiyun reg = <0x10000 0x10000>; 200*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, 201*4882a593Smuzhiyun <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, 202*4882a593Smuzhiyun <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 203*4882a593Smuzhiyun interrupt-names = "peripheral", 204*4882a593Smuzhiyun "host", 205*4882a593Smuzhiyun "otg"; 206*4882a593Smuzhiyun phys = <&usb2_phy>, <&usb3_phy>; 207*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 208*4882a593Smuzhiyun dr_mode = "peripheral"; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun target-module@56000 { /* 0x4a056000, ap 7 02.0 */ 214*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 215*4882a593Smuzhiyun reg = <0x56000 0x4>, 216*4882a593Smuzhiyun <0x5602c 0x4>, 217*4882a593Smuzhiyun <0x56028 0x4>; 218*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 219*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 220*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 221*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 222*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 223*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 224*4882a593Smuzhiyun <SYSC_IDLE_NO>, 225*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 226*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 227*4882a593Smuzhiyun <SYSC_IDLE_NO>, 228*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 229*4882a593Smuzhiyun ti,syss-mask = <1>; 230*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, dma_clkdm */ 231*4882a593Smuzhiyun clocks = <&dma_clkctrl OMAP5_DMA_SYSTEM_CLKCTRL 0>; 232*4882a593Smuzhiyun clock-names = "fck"; 233*4882a593Smuzhiyun #address-cells = <1>; 234*4882a593Smuzhiyun #size-cells = <1>; 235*4882a593Smuzhiyun ranges = <0x0 0x56000 0x1000>; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun sdma: dma-controller@0 { 238*4882a593Smuzhiyun compatible = "ti,omap4430-sdma", "ti,omap-sdma"; 239*4882a593Smuzhiyun reg = <0x0 0x1000>; 240*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 241*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 242*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 243*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 244*4882a593Smuzhiyun #dma-cells = <1>; 245*4882a593Smuzhiyun dma-channels = <32>; 246*4882a593Smuzhiyun dma-requests = <127>; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun target-module@58000 { /* 0x4a058000, ap 10 06.0 */ 251*4882a593Smuzhiyun compatible = "ti,sysc"; 252*4882a593Smuzhiyun status = "disabled"; 253*4882a593Smuzhiyun #address-cells = <1>; 254*4882a593Smuzhiyun #size-cells = <1>; 255*4882a593Smuzhiyun ranges = <0x00000000 0x00058000 0x00001000>, 256*4882a593Smuzhiyun <0x00001000 0x00059000 0x00001000>, 257*4882a593Smuzhiyun <0x00002000 0x0005a000 0x00001000>, 258*4882a593Smuzhiyun <0x00003000 0x0005b000 0x00001000>; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun target-module@5e000 { /* 0x4a05e000, ap 69 2a.0 */ 262*4882a593Smuzhiyun compatible = "ti,sysc"; 263*4882a593Smuzhiyun status = "disabled"; 264*4882a593Smuzhiyun #address-cells = <1>; 265*4882a593Smuzhiyun #size-cells = <1>; 266*4882a593Smuzhiyun ranges = <0x0 0x5e000 0x2000>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun target-module@62000 { /* 0x4a062000, ap 11 0e.0 */ 270*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 271*4882a593Smuzhiyun reg = <0x62000 0x4>, 272*4882a593Smuzhiyun <0x62010 0x4>, 273*4882a593Smuzhiyun <0x62014 0x4>; 274*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 275*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 276*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 277*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 278*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 279*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 280*4882a593Smuzhiyun <SYSC_IDLE_NO>, 281*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 282*4882a593Smuzhiyun ti,syss-mask = <1>; 283*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 284*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_USB_TLL_HS_CLKCTRL 0>; 285*4882a593Smuzhiyun clock-names = "fck"; 286*4882a593Smuzhiyun #address-cells = <1>; 287*4882a593Smuzhiyun #size-cells = <1>; 288*4882a593Smuzhiyun ranges = <0x0 0x62000 0x1000>; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun usbhstll: usbhstll@0 { 291*4882a593Smuzhiyun compatible = "ti,usbhs-tll"; 292*4882a593Smuzhiyun reg = <0x0 0x1000>; 293*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun target-module@64000 { /* 0x4a064000, ap 71 1e.0 */ 298*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 299*4882a593Smuzhiyun reg = <0x64000 0x4>, 300*4882a593Smuzhiyun <0x64010 0x4>; 301*4882a593Smuzhiyun reg-names = "rev", "sysc"; 302*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 303*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 304*4882a593Smuzhiyun <SYSC_IDLE_NO>, 305*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 306*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 307*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 308*4882a593Smuzhiyun <SYSC_IDLE_NO>, 309*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 310*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 311*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 312*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_USB_HOST_HS_CLKCTRL 0>; 313*4882a593Smuzhiyun clock-names = "fck"; 314*4882a593Smuzhiyun #address-cells = <1>; 315*4882a593Smuzhiyun #size-cells = <1>; 316*4882a593Smuzhiyun ranges = <0x0 0x64000 0x1000>; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun usbhshost: usbhshost@0 { 319*4882a593Smuzhiyun compatible = "ti,usbhs-host"; 320*4882a593Smuzhiyun reg = <0x0 0x800>; 321*4882a593Smuzhiyun #address-cells = <1>; 322*4882a593Smuzhiyun #size-cells = <1>; 323*4882a593Smuzhiyun ranges = <0 0 0x1000>; 324*4882a593Smuzhiyun clocks = <&l3init_60m_fclk>, 325*4882a593Smuzhiyun <&xclk60mhsp1_ck>, 326*4882a593Smuzhiyun <&xclk60mhsp2_ck>; 327*4882a593Smuzhiyun clock-names = "refclk_60m_int", 328*4882a593Smuzhiyun "refclk_60m_ext_p1", 329*4882a593Smuzhiyun "refclk_60m_ext_p2"; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun usbhsohci: ohci@800 { 332*4882a593Smuzhiyun compatible = "ti,ohci-omap3"; 333*4882a593Smuzhiyun reg = <0x800 0x400>; 334*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 335*4882a593Smuzhiyun remote-wakeup-connected; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun usbhsehci: ehci@c00 { 339*4882a593Smuzhiyun compatible = "ti,ehci-omap"; 340*4882a593Smuzhiyun reg = <0xc00 0x400>; 341*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun target-module@66000 { /* 0x4a066000, ap 23 0a.0 */ 347*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 348*4882a593Smuzhiyun reg = <0x66000 0x4>, 349*4882a593Smuzhiyun <0x66010 0x4>, 350*4882a593Smuzhiyun <0x66014 0x4>; 351*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 352*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 353*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 354*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 355*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 356*4882a593Smuzhiyun <SYSC_IDLE_NO>, 357*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 358*4882a593Smuzhiyun ti,syss-mask = <1>; 359*4882a593Smuzhiyun /* Domains (V, P, C): mm, dsp_pwrdm, dsp_clkdm */ 360*4882a593Smuzhiyun clocks = <&dsp_clkctrl OMAP5_MMU_DSP_CLKCTRL 0>; 361*4882a593Smuzhiyun clock-names = "fck"; 362*4882a593Smuzhiyun resets = <&prm_dsp 1>; 363*4882a593Smuzhiyun reset-names = "rstctrl"; 364*4882a593Smuzhiyun #address-cells = <1>; 365*4882a593Smuzhiyun #size-cells = <1>; 366*4882a593Smuzhiyun ranges = <0x0 0x66000 0x1000>; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun mmu_dsp: mmu@0 { 369*4882a593Smuzhiyun compatible = "ti,omap4-iommu"; 370*4882a593Smuzhiyun reg = <0x0 0x100>; 371*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 372*4882a593Smuzhiyun #iommu-cells = <0>; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun target-module@70000 { /* 0x4a070000, ap 79 2e.0 */ 377*4882a593Smuzhiyun compatible = "ti,sysc"; 378*4882a593Smuzhiyun status = "disabled"; 379*4882a593Smuzhiyun #address-cells = <1>; 380*4882a593Smuzhiyun #size-cells = <1>; 381*4882a593Smuzhiyun ranges = <0x0 0x70000 0x4000>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun target-module@75000 { /* 0x4a075000, ap 81 32.0 */ 385*4882a593Smuzhiyun compatible = "ti,sysc"; 386*4882a593Smuzhiyun status = "disabled"; 387*4882a593Smuzhiyun #address-cells = <1>; 388*4882a593Smuzhiyun #size-cells = <1>; 389*4882a593Smuzhiyun ranges = <0x0 0x75000 0x1000>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun segment@80000 { /* 0x4a080000 */ 394*4882a593Smuzhiyun compatible = "simple-bus"; 395*4882a593Smuzhiyun #address-cells = <1>; 396*4882a593Smuzhiyun #size-cells = <1>; 397*4882a593Smuzhiyun ranges = <0x00059000 0x000d9000 0x001000>, /* ap 13 */ 398*4882a593Smuzhiyun <0x0005a000 0x000da000 0x001000>, /* ap 14 */ 399*4882a593Smuzhiyun <0x0005b000 0x000db000 0x001000>, /* ap 15 */ 400*4882a593Smuzhiyun <0x0005c000 0x000dc000 0x001000>, /* ap 16 */ 401*4882a593Smuzhiyun <0x0005d000 0x000dd000 0x001000>, /* ap 17 */ 402*4882a593Smuzhiyun <0x0005e000 0x000de000 0x001000>, /* ap 18 */ 403*4882a593Smuzhiyun <0x00060000 0x000e0000 0x001000>, /* ap 19 */ 404*4882a593Smuzhiyun <0x00061000 0x000e1000 0x001000>, /* ap 20 */ 405*4882a593Smuzhiyun <0x00074000 0x000f4000 0x001000>, /* ap 25 */ 406*4882a593Smuzhiyun <0x00075000 0x000f5000 0x001000>, /* ap 26 */ 407*4882a593Smuzhiyun <0x00076000 0x000f6000 0x001000>, /* ap 27 */ 408*4882a593Smuzhiyun <0x00077000 0x000f7000 0x001000>, /* ap 28 */ 409*4882a593Smuzhiyun <0x00036000 0x000b6000 0x001000>, /* ap 65 */ 410*4882a593Smuzhiyun <0x00037000 0x000b7000 0x001000>, /* ap 66 */ 411*4882a593Smuzhiyun <0x0004d000 0x000cd000 0x001000>, /* ap 67 */ 412*4882a593Smuzhiyun <0x0004e000 0x000ce000 0x001000>, /* ap 68 */ 413*4882a593Smuzhiyun <0x00000000 0x00080000 0x004000>, /* ap 83 */ 414*4882a593Smuzhiyun <0x00004000 0x00084000 0x001000>, /* ap 84 */ 415*4882a593Smuzhiyun <0x00005000 0x00085000 0x001000>, /* ap 85 */ 416*4882a593Smuzhiyun <0x00006000 0x00086000 0x001000>, /* ap 86 */ 417*4882a593Smuzhiyun <0x00007000 0x00087000 0x001000>, /* ap 87 */ 418*4882a593Smuzhiyun <0x00008000 0x00088000 0x001000>, /* ap 88 */ 419*4882a593Smuzhiyun <0x00010000 0x00090000 0x004000>, /* ap 89 */ 420*4882a593Smuzhiyun <0x00014000 0x00094000 0x001000>, /* ap 90 */ 421*4882a593Smuzhiyun <0x00015000 0x00095000 0x001000>, /* ap 91 */ 422*4882a593Smuzhiyun <0x00016000 0x00096000 0x001000>, /* ap 92 */ 423*4882a593Smuzhiyun <0x00017000 0x00097000 0x001000>, /* ap 93 */ 424*4882a593Smuzhiyun <0x00018000 0x00098000 0x001000>, /* ap 94 */ 425*4882a593Smuzhiyun <0x00020000 0x000a0000 0x004000>, /* ap 95 */ 426*4882a593Smuzhiyun <0x00024000 0x000a4000 0x001000>, /* ap 96 */ 427*4882a593Smuzhiyun <0x00025000 0x000a5000 0x001000>, /* ap 97 */ 428*4882a593Smuzhiyun <0x00026000 0x000a6000 0x001000>, /* ap 98 */ 429*4882a593Smuzhiyun <0x00027000 0x000a7000 0x001000>, /* ap 99 */ 430*4882a593Smuzhiyun <0x00028000 0x000a8000 0x001000>; /* ap 100 */ 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun target-module@0 { /* 0x4a080000, ap 83 28.0 */ 433*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 434*4882a593Smuzhiyun reg = <0x0 0x4>, 435*4882a593Smuzhiyun <0x10 0x4>, 436*4882a593Smuzhiyun <0x14 0x4>; 437*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 438*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 439*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 440*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 441*4882a593Smuzhiyun <SYSC_IDLE_NO>, 442*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 443*4882a593Smuzhiyun ti,syss-mask = <1>; 444*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 445*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_OCP2SCP1_CLKCTRL 0>; 446*4882a593Smuzhiyun clock-names = "fck"; 447*4882a593Smuzhiyun #address-cells = <1>; 448*4882a593Smuzhiyun #size-cells = <1>; 449*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x00004000>, 450*4882a593Smuzhiyun <0x00004000 0x00004000 0x00001000>, 451*4882a593Smuzhiyun <0x00005000 0x00005000 0x00001000>, 452*4882a593Smuzhiyun <0x00006000 0x00006000 0x00001000>, 453*4882a593Smuzhiyun <0x00007000 0x00007000 0x00001000>; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun ocp2scp@0 { 456*4882a593Smuzhiyun compatible = "ti,omap-ocp2scp"; 457*4882a593Smuzhiyun #address-cells = <1>; 458*4882a593Smuzhiyun #size-cells = <1>; 459*4882a593Smuzhiyun reg = <0 0x20>; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun usb2_phy: usb2phy@4000 { 463*4882a593Smuzhiyun compatible = "ti,omap-usb2"; 464*4882a593Smuzhiyun reg = <0x4000 0x7c>; 465*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x300>; 466*4882a593Smuzhiyun clocks = <&usb_phy_cm_clk32k>, 467*4882a593Smuzhiyun <&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 8>; 468*4882a593Smuzhiyun clock-names = "wkupclk", "refclk"; 469*4882a593Smuzhiyun #phy-cells = <0>; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun usb3_phy: usb3phy@4400 { 473*4882a593Smuzhiyun compatible = "ti,omap-usb3"; 474*4882a593Smuzhiyun reg = <0x4400 0x80>, 475*4882a593Smuzhiyun <0x4800 0x64>, 476*4882a593Smuzhiyun <0x4c00 0x40>; 477*4882a593Smuzhiyun reg-names = "phy_rx", "phy_tx", "pll_ctrl"; 478*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x370>; 479*4882a593Smuzhiyun clocks = <&usb_phy_cm_clk32k>, 480*4882a593Smuzhiyun <&sys_clkin>, 481*4882a593Smuzhiyun <&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 8>; 482*4882a593Smuzhiyun clock-names = "wkupclk", 483*4882a593Smuzhiyun "sysclk", 484*4882a593Smuzhiyun "refclk"; 485*4882a593Smuzhiyun #phy-cells = <0>; 486*4882a593Smuzhiyun }; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun target-module@10000 { /* 0x4a090000, ap 89 36.0 */ 490*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 491*4882a593Smuzhiyun reg = <0x10000 0x4>, 492*4882a593Smuzhiyun <0x10010 0x4>, 493*4882a593Smuzhiyun <0x10014 0x4>; 494*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 495*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 496*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 497*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 498*4882a593Smuzhiyun <SYSC_IDLE_NO>, 499*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 500*4882a593Smuzhiyun ti,syss-mask = <1>; 501*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 502*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_OCP2SCP3_CLKCTRL 0>; 503*4882a593Smuzhiyun clock-names = "fck"; 504*4882a593Smuzhiyun #address-cells = <1>; 505*4882a593Smuzhiyun #size-cells = <1>; 506*4882a593Smuzhiyun ranges = <0x00000000 0x00010000 0x00004000>, 507*4882a593Smuzhiyun <0x00004000 0x00014000 0x00001000>, 508*4882a593Smuzhiyun <0x00005000 0x00015000 0x00001000>, 509*4882a593Smuzhiyun <0x00006000 0x00016000 0x00001000>, 510*4882a593Smuzhiyun <0x00007000 0x00017000 0x00001000>; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun ocp2scp@0 { 513*4882a593Smuzhiyun compatible = "ti,omap-ocp2scp"; 514*4882a593Smuzhiyun #address-cells = <1>; 515*4882a593Smuzhiyun #size-cells = <1>; 516*4882a593Smuzhiyun reg = <0x0 0x20>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun sata_phy: phy@6000 { 520*4882a593Smuzhiyun compatible = "ti,phy-pipe3-sata"; 521*4882a593Smuzhiyun reg = <0x6000 0x80>, /* phy_rx */ 522*4882a593Smuzhiyun <0x6400 0x64>, /* phy_tx */ 523*4882a593Smuzhiyun <0x6800 0x40>; /* pll_ctrl */ 524*4882a593Smuzhiyun reg-names = "phy_rx", "phy_tx", "pll_ctrl"; 525*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x374>; 526*4882a593Smuzhiyun clocks = <&sys_clkin>, 527*4882a593Smuzhiyun <&l3init_clkctrl OMAP5_SATA_CLKCTRL 8>; 528*4882a593Smuzhiyun clock-names = "sysclk", "refclk"; 529*4882a593Smuzhiyun #phy-cells = <0>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun target-module@20000 { /* 0x4a0a0000, ap 95 50.0 */ 534*4882a593Smuzhiyun compatible = "ti,sysc"; 535*4882a593Smuzhiyun status = "disabled"; 536*4882a593Smuzhiyun #address-cells = <1>; 537*4882a593Smuzhiyun #size-cells = <1>; 538*4882a593Smuzhiyun ranges = <0x00000000 0x00020000 0x00004000>, 539*4882a593Smuzhiyun <0x00004000 0x00024000 0x00001000>, 540*4882a593Smuzhiyun <0x00005000 0x00025000 0x00001000>, 541*4882a593Smuzhiyun <0x00006000 0x00026000 0x00001000>, 542*4882a593Smuzhiyun <0x00007000 0x00027000 0x00001000>; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun target-module@36000 { /* 0x4a0b6000, ap 65 6c.0 */ 546*4882a593Smuzhiyun compatible = "ti,sysc"; 547*4882a593Smuzhiyun status = "disabled"; 548*4882a593Smuzhiyun #address-cells = <1>; 549*4882a593Smuzhiyun #size-cells = <1>; 550*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun target-module@4d000 { /* 0x4a0cd000, ap 67 64.0 */ 554*4882a593Smuzhiyun compatible = "ti,sysc"; 555*4882a593Smuzhiyun status = "disabled"; 556*4882a593Smuzhiyun #address-cells = <1>; 557*4882a593Smuzhiyun #size-cells = <1>; 558*4882a593Smuzhiyun ranges = <0x0 0x4d000 0x1000>; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun target-module@59000 { /* 0x4a0d9000, ap 13 20.0 */ 562*4882a593Smuzhiyun compatible = "ti,sysc"; 563*4882a593Smuzhiyun status = "disabled"; 564*4882a593Smuzhiyun #address-cells = <1>; 565*4882a593Smuzhiyun #size-cells = <1>; 566*4882a593Smuzhiyun ranges = <0x0 0x59000 0x1000>; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun target-module@5b000 { /* 0x4a0db000, ap 15 10.0 */ 570*4882a593Smuzhiyun compatible = "ti,sysc"; 571*4882a593Smuzhiyun status = "disabled"; 572*4882a593Smuzhiyun #address-cells = <1>; 573*4882a593Smuzhiyun #size-cells = <1>; 574*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun target-module@5d000 { /* 0x4a0dd000, ap 17 18.0 */ 578*4882a593Smuzhiyun compatible = "ti,sysc"; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun #address-cells = <1>; 581*4882a593Smuzhiyun #size-cells = <1>; 582*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun target-module@60000 { /* 0x4a0e0000, ap 19 54.0 */ 586*4882a593Smuzhiyun compatible = "ti,sysc"; 587*4882a593Smuzhiyun status = "disabled"; 588*4882a593Smuzhiyun #address-cells = <1>; 589*4882a593Smuzhiyun #size-cells = <1>; 590*4882a593Smuzhiyun ranges = <0x0 0x60000 0x1000>; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun target-module@74000 { /* 0x4a0f4000, ap 25 04.0 */ 594*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 595*4882a593Smuzhiyun reg = <0x74000 0x4>, 596*4882a593Smuzhiyun <0x74010 0x4>; 597*4882a593Smuzhiyun reg-names = "rev", "sysc"; 598*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 599*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 600*4882a593Smuzhiyun <SYSC_IDLE_NO>, 601*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 602*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4cfg_clkdm */ 603*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl OMAP5_MAILBOX_CLKCTRL 0>; 604*4882a593Smuzhiyun clock-names = "fck"; 605*4882a593Smuzhiyun #address-cells = <1>; 606*4882a593Smuzhiyun #size-cells = <1>; 607*4882a593Smuzhiyun ranges = <0x0 0x74000 0x1000>; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun mailbox: mailbox@0 { 610*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 611*4882a593Smuzhiyun reg = <0x0 0x200>; 612*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 613*4882a593Smuzhiyun #mbox-cells = <1>; 614*4882a593Smuzhiyun ti,mbox-num-users = <3>; 615*4882a593Smuzhiyun ti,mbox-num-fifos = <8>; 616*4882a593Smuzhiyun mbox_ipu: mbox-ipu { 617*4882a593Smuzhiyun ti,mbox-tx = <0 0 0>; 618*4882a593Smuzhiyun ti,mbox-rx = <1 0 0>; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun mbox_dsp: mbox-dsp { 621*4882a593Smuzhiyun ti,mbox-tx = <3 0 0>; 622*4882a593Smuzhiyun ti,mbox-rx = <2 0 0>; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun target-module@76000 { /* 0x4a0f6000, ap 27 0c.0 */ 628*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 629*4882a593Smuzhiyun reg = <0x76000 0x4>, 630*4882a593Smuzhiyun <0x76010 0x4>, 631*4882a593Smuzhiyun <0x76014 0x4>; 632*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 633*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 634*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 635*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 636*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 637*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 638*4882a593Smuzhiyun <SYSC_IDLE_NO>, 639*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 640*4882a593Smuzhiyun ti,syss-mask = <1>; 641*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4cfg_clkdm */ 642*4882a593Smuzhiyun clocks = <&l4cfg_clkctrl OMAP5_SPINLOCK_CLKCTRL 0>; 643*4882a593Smuzhiyun clock-names = "fck"; 644*4882a593Smuzhiyun #address-cells = <1>; 645*4882a593Smuzhiyun #size-cells = <1>; 646*4882a593Smuzhiyun ranges = <0x0 0x76000 0x1000>; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun hwspinlock: spinlock@0 { 649*4882a593Smuzhiyun compatible = "ti,omap4-hwspinlock"; 650*4882a593Smuzhiyun reg = <0x0 0x1000>; 651*4882a593Smuzhiyun #hwlock-cells = <1>; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun }; 654*4882a593Smuzhiyun }; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun segment@100000 { /* 0x4a100000 */ 657*4882a593Smuzhiyun compatible = "simple-bus"; 658*4882a593Smuzhiyun #address-cells = <1>; 659*4882a593Smuzhiyun #size-cells = <1>; 660*4882a593Smuzhiyun ranges = <0x00002000 0x00102000 0x001000>, /* ap 59 */ 661*4882a593Smuzhiyun <0x00003000 0x00103000 0x001000>, /* ap 60 */ 662*4882a593Smuzhiyun <0x00008000 0x00108000 0x001000>, /* ap 61 */ 663*4882a593Smuzhiyun <0x00009000 0x00109000 0x001000>, /* ap 62 */ 664*4882a593Smuzhiyun <0x0000a000 0x0010a000 0x001000>, /* ap 63 */ 665*4882a593Smuzhiyun <0x0000b000 0x0010b000 0x001000>, /* ap 64 */ 666*4882a593Smuzhiyun <0x00040000 0x00140000 0x010000>, /* ap 101 */ 667*4882a593Smuzhiyun <0x00050000 0x00150000 0x001000>; /* ap 102 */ 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun target-module@2000 { /* 0x4a102000, ap 59 2c.0 */ 670*4882a593Smuzhiyun compatible = "ti,sysc"; 671*4882a593Smuzhiyun status = "disabled"; 672*4882a593Smuzhiyun #address-cells = <1>; 673*4882a593Smuzhiyun #size-cells = <1>; 674*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun target-module@8000 { /* 0x4a108000, ap 61 26.0 */ 678*4882a593Smuzhiyun compatible = "ti,sysc"; 679*4882a593Smuzhiyun status = "disabled"; 680*4882a593Smuzhiyun #address-cells = <1>; 681*4882a593Smuzhiyun #size-cells = <1>; 682*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun target-module@a000 { /* 0x4a10a000, ap 63 22.0 */ 686*4882a593Smuzhiyun compatible = "ti,sysc"; 687*4882a593Smuzhiyun status = "disabled"; 688*4882a593Smuzhiyun #address-cells = <1>; 689*4882a593Smuzhiyun #size-cells = <1>; 690*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 691*4882a593Smuzhiyun }; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun target-module@40000 { /* 0x4a140000, ap 101 16.0 */ 694*4882a593Smuzhiyun compatible = "ti,sysc"; 695*4882a593Smuzhiyun status = "disabled"; 696*4882a593Smuzhiyun #address-cells = <1>; 697*4882a593Smuzhiyun #size-cells = <1>; 698*4882a593Smuzhiyun ranges = <0x0 0x40000 0x10000>; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun segment@180000 { /* 0x4a180000 */ 703*4882a593Smuzhiyun compatible = "simple-bus"; 704*4882a593Smuzhiyun #address-cells = <1>; 705*4882a593Smuzhiyun #size-cells = <1>; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun segment@200000 { /* 0x4a200000 */ 709*4882a593Smuzhiyun compatible = "simple-bus"; 710*4882a593Smuzhiyun #address-cells = <1>; 711*4882a593Smuzhiyun #size-cells = <1>; 712*4882a593Smuzhiyun ranges = <0x0001e000 0x0021e000 0x001000>, /* ap 29 */ 713*4882a593Smuzhiyun <0x0001f000 0x0021f000 0x001000>, /* ap 30 */ 714*4882a593Smuzhiyun <0x0000a000 0x0020a000 0x001000>, /* ap 31 */ 715*4882a593Smuzhiyun <0x0000b000 0x0020b000 0x001000>, /* ap 32 */ 716*4882a593Smuzhiyun <0x00006000 0x00206000 0x001000>, /* ap 33 */ 717*4882a593Smuzhiyun <0x00007000 0x00207000 0x001000>, /* ap 34 */ 718*4882a593Smuzhiyun <0x00004000 0x00204000 0x001000>, /* ap 35 */ 719*4882a593Smuzhiyun <0x00005000 0x00205000 0x001000>, /* ap 36 */ 720*4882a593Smuzhiyun <0x00012000 0x00212000 0x001000>, /* ap 37 */ 721*4882a593Smuzhiyun <0x00013000 0x00213000 0x001000>, /* ap 38 */ 722*4882a593Smuzhiyun <0x0000c000 0x0020c000 0x001000>, /* ap 39 */ 723*4882a593Smuzhiyun <0x0000d000 0x0020d000 0x001000>, /* ap 40 */ 724*4882a593Smuzhiyun <0x00010000 0x00210000 0x001000>, /* ap 41 */ 725*4882a593Smuzhiyun <0x00011000 0x00211000 0x001000>, /* ap 42 */ 726*4882a593Smuzhiyun <0x00016000 0x00216000 0x001000>, /* ap 43 */ 727*4882a593Smuzhiyun <0x00017000 0x00217000 0x001000>, /* ap 44 */ 728*4882a593Smuzhiyun <0x00014000 0x00214000 0x001000>, /* ap 45 */ 729*4882a593Smuzhiyun <0x00015000 0x00215000 0x001000>, /* ap 46 */ 730*4882a593Smuzhiyun <0x00018000 0x00218000 0x001000>, /* ap 47 */ 731*4882a593Smuzhiyun <0x00019000 0x00219000 0x001000>, /* ap 48 */ 732*4882a593Smuzhiyun <0x00020000 0x00220000 0x001000>, /* ap 49 */ 733*4882a593Smuzhiyun <0x00021000 0x00221000 0x001000>, /* ap 50 */ 734*4882a593Smuzhiyun <0x00026000 0x00226000 0x001000>, /* ap 51 */ 735*4882a593Smuzhiyun <0x00027000 0x00227000 0x001000>, /* ap 52 */ 736*4882a593Smuzhiyun <0x00028000 0x00228000 0x001000>, /* ap 53 */ 737*4882a593Smuzhiyun <0x00029000 0x00229000 0x001000>, /* ap 54 */ 738*4882a593Smuzhiyun <0x0002a000 0x0022a000 0x001000>, /* ap 55 */ 739*4882a593Smuzhiyun <0x0002b000 0x0022b000 0x001000>, /* ap 56 */ 740*4882a593Smuzhiyun <0x0001c000 0x0021c000 0x001000>, /* ap 57 */ 741*4882a593Smuzhiyun <0x0001d000 0x0021d000 0x001000>, /* ap 58 */ 742*4882a593Smuzhiyun <0x0001a000 0x0021a000 0x001000>, /* ap 73 */ 743*4882a593Smuzhiyun <0x0001b000 0x0021b000 0x001000>, /* ap 74 */ 744*4882a593Smuzhiyun <0x00024000 0x00224000 0x001000>, /* ap 75 */ 745*4882a593Smuzhiyun <0x00025000 0x00225000 0x001000>, /* ap 76 */ 746*4882a593Smuzhiyun <0x00002000 0x00202000 0x001000>, /* ap 103 */ 747*4882a593Smuzhiyun <0x00003000 0x00203000 0x001000>, /* ap 104 */ 748*4882a593Smuzhiyun <0x00008000 0x00208000 0x001000>, /* ap 105 */ 749*4882a593Smuzhiyun <0x00009000 0x00209000 0x001000>, /* ap 106 */ 750*4882a593Smuzhiyun <0x00022000 0x00222000 0x001000>, /* ap 107 */ 751*4882a593Smuzhiyun <0x00023000 0x00223000 0x001000>; /* ap 108 */ 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun target-module@2000 { /* 0x4a202000, ap 103 3c.0 */ 754*4882a593Smuzhiyun compatible = "ti,sysc"; 755*4882a593Smuzhiyun status = "disabled"; 756*4882a593Smuzhiyun #address-cells = <1>; 757*4882a593Smuzhiyun #size-cells = <1>; 758*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun target-module@4000 { /* 0x4a204000, ap 35 46.0 */ 762*4882a593Smuzhiyun compatible = "ti,sysc"; 763*4882a593Smuzhiyun status = "disabled"; 764*4882a593Smuzhiyun #address-cells = <1>; 765*4882a593Smuzhiyun #size-cells = <1>; 766*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun target-module@6000 { /* 0x4a206000, ap 33 4e.0 */ 770*4882a593Smuzhiyun compatible = "ti,sysc"; 771*4882a593Smuzhiyun status = "disabled"; 772*4882a593Smuzhiyun #address-cells = <1>; 773*4882a593Smuzhiyun #size-cells = <1>; 774*4882a593Smuzhiyun ranges = <0x0 0x6000 0x1000>; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun target-module@8000 { /* 0x4a208000, ap 105 34.0 */ 778*4882a593Smuzhiyun compatible = "ti,sysc"; 779*4882a593Smuzhiyun status = "disabled"; 780*4882a593Smuzhiyun #address-cells = <1>; 781*4882a593Smuzhiyun #size-cells = <1>; 782*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun target-module@a000 { /* 0x4a20a000, ap 31 30.0 */ 786*4882a593Smuzhiyun compatible = "ti,sysc"; 787*4882a593Smuzhiyun status = "disabled"; 788*4882a593Smuzhiyun #address-cells = <1>; 789*4882a593Smuzhiyun #size-cells = <1>; 790*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun target-module@c000 { /* 0x4a20c000, ap 39 14.0 */ 794*4882a593Smuzhiyun compatible = "ti,sysc"; 795*4882a593Smuzhiyun status = "disabled"; 796*4882a593Smuzhiyun #address-cells = <1>; 797*4882a593Smuzhiyun #size-cells = <1>; 798*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 799*4882a593Smuzhiyun }; 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun target-module@10000 { /* 0x4a210000, ap 41 56.0 */ 802*4882a593Smuzhiyun compatible = "ti,sysc"; 803*4882a593Smuzhiyun status = "disabled"; 804*4882a593Smuzhiyun #address-cells = <1>; 805*4882a593Smuzhiyun #size-cells = <1>; 806*4882a593Smuzhiyun ranges = <0x0 0x10000 0x1000>; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun target-module@12000 { /* 0x4a212000, ap 37 52.0 */ 810*4882a593Smuzhiyun compatible = "ti,sysc"; 811*4882a593Smuzhiyun status = "disabled"; 812*4882a593Smuzhiyun #address-cells = <1>; 813*4882a593Smuzhiyun #size-cells = <1>; 814*4882a593Smuzhiyun ranges = <0x0 0x12000 0x1000>; 815*4882a593Smuzhiyun }; 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun target-module@14000 { /* 0x4a214000, ap 45 1c.0 */ 818*4882a593Smuzhiyun compatible = "ti,sysc"; 819*4882a593Smuzhiyun status = "disabled"; 820*4882a593Smuzhiyun #address-cells = <1>; 821*4882a593Smuzhiyun #size-cells = <1>; 822*4882a593Smuzhiyun ranges = <0x0 0x14000 0x1000>; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun target-module@16000 { /* 0x4a216000, ap 43 42.0 */ 826*4882a593Smuzhiyun compatible = "ti,sysc"; 827*4882a593Smuzhiyun status = "disabled"; 828*4882a593Smuzhiyun #address-cells = <1>; 829*4882a593Smuzhiyun #size-cells = <1>; 830*4882a593Smuzhiyun ranges = <0x0 0x16000 0x1000>; 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun target-module@18000 { /* 0x4a218000, ap 47 1a.0 */ 834*4882a593Smuzhiyun compatible = "ti,sysc"; 835*4882a593Smuzhiyun status = "disabled"; 836*4882a593Smuzhiyun #address-cells = <1>; 837*4882a593Smuzhiyun #size-cells = <1>; 838*4882a593Smuzhiyun ranges = <0x0 0x18000 0x1000>; 839*4882a593Smuzhiyun }; 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun target-module@1a000 { /* 0x4a21a000, ap 73 3e.0 */ 842*4882a593Smuzhiyun compatible = "ti,sysc"; 843*4882a593Smuzhiyun status = "disabled"; 844*4882a593Smuzhiyun #address-cells = <1>; 845*4882a593Smuzhiyun #size-cells = <1>; 846*4882a593Smuzhiyun ranges = <0x0 0x1a000 0x1000>; 847*4882a593Smuzhiyun }; 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun target-module@1c000 { /* 0x4a21c000, ap 57 40.0 */ 850*4882a593Smuzhiyun compatible = "ti,sysc"; 851*4882a593Smuzhiyun status = "disabled"; 852*4882a593Smuzhiyun #address-cells = <1>; 853*4882a593Smuzhiyun #size-cells = <1>; 854*4882a593Smuzhiyun ranges = <0x0 0x1c000 0x1000>; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun target-module@1e000 { /* 0x4a21e000, ap 29 12.0 */ 858*4882a593Smuzhiyun compatible = "ti,sysc"; 859*4882a593Smuzhiyun status = "disabled"; 860*4882a593Smuzhiyun #address-cells = <1>; 861*4882a593Smuzhiyun #size-cells = <1>; 862*4882a593Smuzhiyun ranges = <0x0 0x1e000 0x1000>; 863*4882a593Smuzhiyun }; 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun target-module@20000 { /* 0x4a220000, ap 49 4a.0 */ 866*4882a593Smuzhiyun compatible = "ti,sysc"; 867*4882a593Smuzhiyun status = "disabled"; 868*4882a593Smuzhiyun #address-cells = <1>; 869*4882a593Smuzhiyun #size-cells = <1>; 870*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 871*4882a593Smuzhiyun }; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun target-module@22000 { /* 0x4a222000, ap 107 3a.0 */ 874*4882a593Smuzhiyun compatible = "ti,sysc"; 875*4882a593Smuzhiyun status = "disabled"; 876*4882a593Smuzhiyun #address-cells = <1>; 877*4882a593Smuzhiyun #size-cells = <1>; 878*4882a593Smuzhiyun ranges = <0x0 0x22000 0x1000>; 879*4882a593Smuzhiyun }; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun target-module@24000 { /* 0x4a224000, ap 75 48.0 */ 882*4882a593Smuzhiyun compatible = "ti,sysc"; 883*4882a593Smuzhiyun status = "disabled"; 884*4882a593Smuzhiyun #address-cells = <1>; 885*4882a593Smuzhiyun #size-cells = <1>; 886*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun target-module@26000 { /* 0x4a226000, ap 51 24.0 */ 890*4882a593Smuzhiyun compatible = "ti,sysc"; 891*4882a593Smuzhiyun status = "disabled"; 892*4882a593Smuzhiyun #address-cells = <1>; 893*4882a593Smuzhiyun #size-cells = <1>; 894*4882a593Smuzhiyun ranges = <0x0 0x26000 0x1000>; 895*4882a593Smuzhiyun }; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun target-module@28000 { /* 0x4a228000, ap 53 38.0 */ 898*4882a593Smuzhiyun compatible = "ti,sysc"; 899*4882a593Smuzhiyun status = "disabled"; 900*4882a593Smuzhiyun #address-cells = <1>; 901*4882a593Smuzhiyun #size-cells = <1>; 902*4882a593Smuzhiyun ranges = <0x0 0x28000 0x1000>; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun target-module@2a000 { /* 0x4a22a000, ap 55 5a.0 */ 906*4882a593Smuzhiyun compatible = "ti,sysc"; 907*4882a593Smuzhiyun status = "disabled"; 908*4882a593Smuzhiyun #address-cells = <1>; 909*4882a593Smuzhiyun #size-cells = <1>; 910*4882a593Smuzhiyun ranges = <0x0 0x2a000 0x1000>; 911*4882a593Smuzhiyun }; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun segment@280000 { /* 0x4a280000 */ 915*4882a593Smuzhiyun compatible = "simple-bus"; 916*4882a593Smuzhiyun #address-cells = <1>; 917*4882a593Smuzhiyun #size-cells = <1>; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun segment@300000 { /* 0x4a300000 */ 921*4882a593Smuzhiyun compatible = "simple-bus"; 922*4882a593Smuzhiyun #address-cells = <1>; 923*4882a593Smuzhiyun #size-cells = <1>; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun}; 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun&l4_per { /* 0x48000000 */ 928*4882a593Smuzhiyun compatible = "ti,omap5-l4-per", "simple-bus"; 929*4882a593Smuzhiyun reg = <0x48000000 0x800>, 930*4882a593Smuzhiyun <0x48000800 0x800>, 931*4882a593Smuzhiyun <0x48001000 0x400>, 932*4882a593Smuzhiyun <0x48001400 0x400>, 933*4882a593Smuzhiyun <0x48001800 0x400>, 934*4882a593Smuzhiyun <0x48001c00 0x400>; 935*4882a593Smuzhiyun reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3"; 936*4882a593Smuzhiyun #address-cells = <1>; 937*4882a593Smuzhiyun #size-cells = <1>; 938*4882a593Smuzhiyun ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */ 939*4882a593Smuzhiyun <0x00200000 0x48200000 0x200000>; /* segment 1 */ 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun segment@0 { /* 0x48000000 */ 942*4882a593Smuzhiyun compatible = "simple-bus"; 943*4882a593Smuzhiyun #address-cells = <1>; 944*4882a593Smuzhiyun #size-cells = <1>; 945*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 946*4882a593Smuzhiyun <0x00001000 0x00001000 0x000400>, /* ap 1 */ 947*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 948*4882a593Smuzhiyun <0x00020000 0x00020000 0x001000>, /* ap 3 */ 949*4882a593Smuzhiyun <0x00021000 0x00021000 0x001000>, /* ap 4 */ 950*4882a593Smuzhiyun <0x00032000 0x00032000 0x001000>, /* ap 5 */ 951*4882a593Smuzhiyun <0x00033000 0x00033000 0x001000>, /* ap 6 */ 952*4882a593Smuzhiyun <0x00034000 0x00034000 0x001000>, /* ap 7 */ 953*4882a593Smuzhiyun <0x00035000 0x00035000 0x001000>, /* ap 8 */ 954*4882a593Smuzhiyun <0x00036000 0x00036000 0x001000>, /* ap 9 */ 955*4882a593Smuzhiyun <0x00037000 0x00037000 0x001000>, /* ap 10 */ 956*4882a593Smuzhiyun <0x0003e000 0x0003e000 0x001000>, /* ap 11 */ 957*4882a593Smuzhiyun <0x0003f000 0x0003f000 0x001000>, /* ap 12 */ 958*4882a593Smuzhiyun <0x00055000 0x00055000 0x001000>, /* ap 13 */ 959*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 14 */ 960*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 15 */ 961*4882a593Smuzhiyun <0x00058000 0x00058000 0x001000>, /* ap 16 */ 962*4882a593Smuzhiyun <0x00059000 0x00059000 0x001000>, /* ap 17 */ 963*4882a593Smuzhiyun <0x0005a000 0x0005a000 0x001000>, /* ap 18 */ 964*4882a593Smuzhiyun <0x0005b000 0x0005b000 0x001000>, /* ap 19 */ 965*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 20 */ 966*4882a593Smuzhiyun <0x0005d000 0x0005d000 0x001000>, /* ap 21 */ 967*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x001000>, /* ap 22 */ 968*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 23 */ 969*4882a593Smuzhiyun <0x0006a000 0x0006a000 0x001000>, /* ap 24 */ 970*4882a593Smuzhiyun <0x0006b000 0x0006b000 0x001000>, /* ap 25 */ 971*4882a593Smuzhiyun <0x0006c000 0x0006c000 0x001000>, /* ap 26 */ 972*4882a593Smuzhiyun <0x0006d000 0x0006d000 0x001000>, /* ap 27 */ 973*4882a593Smuzhiyun <0x0006e000 0x0006e000 0x001000>, /* ap 28 */ 974*4882a593Smuzhiyun <0x0006f000 0x0006f000 0x001000>, /* ap 29 */ 975*4882a593Smuzhiyun <0x00070000 0x00070000 0x001000>, /* ap 30 */ 976*4882a593Smuzhiyun <0x00071000 0x00071000 0x001000>, /* ap 31 */ 977*4882a593Smuzhiyun <0x00072000 0x00072000 0x001000>, /* ap 32 */ 978*4882a593Smuzhiyun <0x00073000 0x00073000 0x001000>, /* ap 33 */ 979*4882a593Smuzhiyun <0x00061000 0x00061000 0x001000>, /* ap 34 */ 980*4882a593Smuzhiyun <0x00053000 0x00053000 0x001000>, /* ap 35 */ 981*4882a593Smuzhiyun <0x00054000 0x00054000 0x001000>, /* ap 36 */ 982*4882a593Smuzhiyun <0x000b2000 0x000b2000 0x001000>, /* ap 37 */ 983*4882a593Smuzhiyun <0x000b3000 0x000b3000 0x001000>, /* ap 38 */ 984*4882a593Smuzhiyun <0x00078000 0x00078000 0x001000>, /* ap 39 */ 985*4882a593Smuzhiyun <0x00079000 0x00079000 0x001000>, /* ap 40 */ 986*4882a593Smuzhiyun <0x00086000 0x00086000 0x001000>, /* ap 41 */ 987*4882a593Smuzhiyun <0x00087000 0x00087000 0x001000>, /* ap 42 */ 988*4882a593Smuzhiyun <0x00088000 0x00088000 0x001000>, /* ap 43 */ 989*4882a593Smuzhiyun <0x00089000 0x00089000 0x001000>, /* ap 44 */ 990*4882a593Smuzhiyun <0x00051000 0x00051000 0x001000>, /* ap 45 */ 991*4882a593Smuzhiyun <0x00052000 0x00052000 0x001000>, /* ap 46 */ 992*4882a593Smuzhiyun <0x00098000 0x00098000 0x001000>, /* ap 47 */ 993*4882a593Smuzhiyun <0x00099000 0x00099000 0x001000>, /* ap 48 */ 994*4882a593Smuzhiyun <0x0009a000 0x0009a000 0x001000>, /* ap 49 */ 995*4882a593Smuzhiyun <0x0009b000 0x0009b000 0x001000>, /* ap 50 */ 996*4882a593Smuzhiyun <0x0009c000 0x0009c000 0x001000>, /* ap 51 */ 997*4882a593Smuzhiyun <0x0009d000 0x0009d000 0x001000>, /* ap 52 */ 998*4882a593Smuzhiyun <0x00068000 0x00068000 0x001000>, /* ap 53 */ 999*4882a593Smuzhiyun <0x00069000 0x00069000 0x001000>, /* ap 54 */ 1000*4882a593Smuzhiyun <0x00090000 0x00090000 0x002000>, /* ap 55 */ 1001*4882a593Smuzhiyun <0x00092000 0x00092000 0x001000>, /* ap 56 */ 1002*4882a593Smuzhiyun <0x000a4000 0x000a4000 0x001000>, /* ap 57 */ 1003*4882a593Smuzhiyun <0x000a5000 0x000a5000 0x001000>, 1004*4882a593Smuzhiyun <0x000a6000 0x000a6000 0x001000>, /* ap 58 */ 1005*4882a593Smuzhiyun <0x000a8000 0x000a8000 0x004000>, /* ap 59 */ 1006*4882a593Smuzhiyun <0x000ac000 0x000ac000 0x001000>, /* ap 60 */ 1007*4882a593Smuzhiyun <0x000ad000 0x000ad000 0x001000>, /* ap 61 */ 1008*4882a593Smuzhiyun <0x000ae000 0x000ae000 0x001000>, /* ap 62 */ 1009*4882a593Smuzhiyun <0x00066000 0x00066000 0x001000>, /* ap 63 */ 1010*4882a593Smuzhiyun <0x00067000 0x00067000 0x001000>, /* ap 64 */ 1011*4882a593Smuzhiyun <0x000b4000 0x000b4000 0x001000>, /* ap 65 */ 1012*4882a593Smuzhiyun <0x000b5000 0x000b5000 0x001000>, /* ap 66 */ 1013*4882a593Smuzhiyun <0x000b8000 0x000b8000 0x001000>, /* ap 67 */ 1014*4882a593Smuzhiyun <0x000b9000 0x000b9000 0x001000>, /* ap 68 */ 1015*4882a593Smuzhiyun <0x000ba000 0x000ba000 0x001000>, /* ap 69 */ 1016*4882a593Smuzhiyun <0x000bb000 0x000bb000 0x001000>, /* ap 70 */ 1017*4882a593Smuzhiyun <0x000d1000 0x000d1000 0x001000>, /* ap 71 */ 1018*4882a593Smuzhiyun <0x000d2000 0x000d2000 0x001000>, /* ap 72 */ 1019*4882a593Smuzhiyun <0x000d5000 0x000d5000 0x001000>, /* ap 73 */ 1020*4882a593Smuzhiyun <0x000d6000 0x000d6000 0x001000>, /* ap 74 */ 1021*4882a593Smuzhiyun <0x000a2000 0x000a2000 0x001000>, /* ap 75 */ 1022*4882a593Smuzhiyun <0x000a3000 0x000a3000 0x001000>, /* ap 76 */ 1023*4882a593Smuzhiyun <0x00001400 0x00001400 0x000400>, /* ap 77 */ 1024*4882a593Smuzhiyun <0x00001800 0x00001800 0x000400>, /* ap 78 */ 1025*4882a593Smuzhiyun <0x00001c00 0x00001c00 0x000400>, /* ap 79 */ 1026*4882a593Smuzhiyun <0x000a5000 0x000a5000 0x001000>, /* ap 80 */ 1027*4882a593Smuzhiyun <0x0007a000 0x0007a000 0x001000>, /* ap 81 */ 1028*4882a593Smuzhiyun <0x0007b000 0x0007b000 0x001000>, /* ap 82 */ 1029*4882a593Smuzhiyun <0x0007c000 0x0007c000 0x001000>, /* ap 83 */ 1030*4882a593Smuzhiyun <0x0007d000 0x0007d000 0x001000>; /* ap 84 */ 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun target-module@20000 { /* 0x48020000, ap 3 04.0 */ 1033*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1034*4882a593Smuzhiyun reg = <0x20050 0x4>, 1035*4882a593Smuzhiyun <0x20054 0x4>, 1036*4882a593Smuzhiyun <0x20058 0x4>; 1037*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1038*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1039*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1040*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1041*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1042*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1043*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1044*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1045*4882a593Smuzhiyun ti,syss-mask = <1>; 1046*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1047*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_UART3_CLKCTRL 0>; 1048*4882a593Smuzhiyun clock-names = "fck"; 1049*4882a593Smuzhiyun #address-cells = <1>; 1050*4882a593Smuzhiyun #size-cells = <1>; 1051*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun uart3: serial@0 { 1054*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1055*4882a593Smuzhiyun reg = <0x0 0x100>; 1056*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 1057*4882a593Smuzhiyun clock-frequency = <48000000>; 1058*4882a593Smuzhiyun }; 1059*4882a593Smuzhiyun }; 1060*4882a593Smuzhiyun 1061*4882a593Smuzhiyun target-module@32000 { /* 0x48032000, ap 5 3e.0 */ 1062*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1063*4882a593Smuzhiyun reg = <0x32000 0x4>, 1064*4882a593Smuzhiyun <0x32010 0x4>; 1065*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1066*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1067*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1068*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1069*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1070*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1071*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1072*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1073*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER2_CLKCTRL 0>; 1074*4882a593Smuzhiyun clock-names = "fck"; 1075*4882a593Smuzhiyun #address-cells = <1>; 1076*4882a593Smuzhiyun #size-cells = <1>; 1077*4882a593Smuzhiyun ranges = <0x0 0x32000 0x1000>; 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun timer2: timer@0 { 1080*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1081*4882a593Smuzhiyun reg = <0x0 0x80>; 1082*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER2_CLKCTRL 24>, 1083*4882a593Smuzhiyun <&sys_clkin>; 1084*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1085*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1086*4882a593Smuzhiyun }; 1087*4882a593Smuzhiyun }; 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun target-module@34000 { /* 0x48034000, ap 7 46.0 */ 1090*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1091*4882a593Smuzhiyun reg = <0x34000 0x4>, 1092*4882a593Smuzhiyun <0x34010 0x4>; 1093*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1094*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1095*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1096*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1097*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1098*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1099*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1100*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1101*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER3_CLKCTRL 0>; 1102*4882a593Smuzhiyun clock-names = "fck"; 1103*4882a593Smuzhiyun #address-cells = <1>; 1104*4882a593Smuzhiyun #size-cells = <1>; 1105*4882a593Smuzhiyun ranges = <0x0 0x34000 0x1000>; 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun timer3: timer@0 { 1108*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1109*4882a593Smuzhiyun reg = <0x0 0x80>; 1110*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER3_CLKCTRL 24>, 1111*4882a593Smuzhiyun <&sys_clkin>; 1112*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1113*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 1114*4882a593Smuzhiyun }; 1115*4882a593Smuzhiyun }; 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun target-module@36000 { /* 0x48036000, ap 9 4e.0 */ 1118*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1119*4882a593Smuzhiyun reg = <0x36000 0x4>, 1120*4882a593Smuzhiyun <0x36010 0x4>; 1121*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1122*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1123*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1124*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1125*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1126*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1127*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1128*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1129*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER4_CLKCTRL 0>; 1130*4882a593Smuzhiyun clock-names = "fck"; 1131*4882a593Smuzhiyun #address-cells = <1>; 1132*4882a593Smuzhiyun #size-cells = <1>; 1133*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun timer4: timer@0 { 1136*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1137*4882a593Smuzhiyun reg = <0x0 0x80>; 1138*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER4_CLKCTRL 24>, 1139*4882a593Smuzhiyun <&sys_clkin>; 1140*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1141*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1142*4882a593Smuzhiyun }; 1143*4882a593Smuzhiyun }; 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun target-module@3e000 { /* 0x4803e000, ap 11 56.0 */ 1146*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1147*4882a593Smuzhiyun reg = <0x3e000 0x4>, 1148*4882a593Smuzhiyun <0x3e010 0x4>; 1149*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1150*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1151*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1152*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1153*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1154*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1155*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1156*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1157*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER9_CLKCTRL 0>; 1158*4882a593Smuzhiyun clock-names = "fck"; 1159*4882a593Smuzhiyun #address-cells = <1>; 1160*4882a593Smuzhiyun #size-cells = <1>; 1161*4882a593Smuzhiyun ranges = <0x0 0x3e000 0x1000>; 1162*4882a593Smuzhiyun 1163*4882a593Smuzhiyun timer9: timer@0 { 1164*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1165*4882a593Smuzhiyun reg = <0x0 0x80>; 1166*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER9_CLKCTRL 24>, 1167*4882a593Smuzhiyun <&sys_clkin>; 1168*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1169*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 1170*4882a593Smuzhiyun ti,timer-pwm; 1171*4882a593Smuzhiyun }; 1172*4882a593Smuzhiyun }; 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun target-module@51000 { /* 0x48051000, ap 45 2e.0 */ 1175*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1176*4882a593Smuzhiyun reg = <0x51000 0x4>, 1177*4882a593Smuzhiyun <0x51010 0x4>, 1178*4882a593Smuzhiyun <0x51114 0x4>; 1179*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1180*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1181*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1182*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1183*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1184*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1185*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1186*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1187*4882a593Smuzhiyun ti,syss-mask = <1>; 1188*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1189*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO7_CLKCTRL 0>, 1190*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO7_CLKCTRL 8>; 1191*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1192*4882a593Smuzhiyun #address-cells = <1>; 1193*4882a593Smuzhiyun #size-cells = <1>; 1194*4882a593Smuzhiyun ranges = <0x0 0x51000 0x1000>; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun gpio7: gpio@0 { 1197*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1198*4882a593Smuzhiyun reg = <0x0 0x200>; 1199*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 1200*4882a593Smuzhiyun gpio-controller; 1201*4882a593Smuzhiyun #gpio-cells = <2>; 1202*4882a593Smuzhiyun interrupt-controller; 1203*4882a593Smuzhiyun #interrupt-cells = <2>; 1204*4882a593Smuzhiyun }; 1205*4882a593Smuzhiyun }; 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun target-module@53000 { /* 0x48053000, ap 35 36.0 */ 1208*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1209*4882a593Smuzhiyun reg = <0x53000 0x4>, 1210*4882a593Smuzhiyun <0x53010 0x4>, 1211*4882a593Smuzhiyun <0x53114 0x4>; 1212*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1213*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1214*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1215*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1216*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1217*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1218*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1219*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1220*4882a593Smuzhiyun ti,syss-mask = <1>; 1221*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1222*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO8_CLKCTRL 0>, 1223*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO8_CLKCTRL 8>; 1224*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1225*4882a593Smuzhiyun #address-cells = <1>; 1226*4882a593Smuzhiyun #size-cells = <1>; 1227*4882a593Smuzhiyun ranges = <0x0 0x53000 0x1000>; 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun gpio8: gpio@0 { 1230*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1231*4882a593Smuzhiyun reg = <0x0 0x200>; 1232*4882a593Smuzhiyun interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 1233*4882a593Smuzhiyun gpio-controller; 1234*4882a593Smuzhiyun #gpio-cells = <2>; 1235*4882a593Smuzhiyun interrupt-controller; 1236*4882a593Smuzhiyun #interrupt-cells = <2>; 1237*4882a593Smuzhiyun }; 1238*4882a593Smuzhiyun }; 1239*4882a593Smuzhiyun 1240*4882a593Smuzhiyun target-module@55000 { /* 0x48055000, ap 13 0e.0 */ 1241*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1242*4882a593Smuzhiyun reg = <0x55000 0x4>, 1243*4882a593Smuzhiyun <0x55010 0x4>, 1244*4882a593Smuzhiyun <0x55114 0x4>; 1245*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1246*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1247*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1248*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1249*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1250*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1251*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1252*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1253*4882a593Smuzhiyun ti,syss-mask = <1>; 1254*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1255*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO2_CLKCTRL 0>, 1256*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO2_CLKCTRL 8>; 1257*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1258*4882a593Smuzhiyun #address-cells = <1>; 1259*4882a593Smuzhiyun #size-cells = <1>; 1260*4882a593Smuzhiyun ranges = <0x0 0x55000 0x1000>; 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun gpio2: gpio@0 { 1263*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1264*4882a593Smuzhiyun reg = <0x0 0x200>; 1265*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1266*4882a593Smuzhiyun gpio-controller; 1267*4882a593Smuzhiyun #gpio-cells = <2>; 1268*4882a593Smuzhiyun interrupt-controller; 1269*4882a593Smuzhiyun #interrupt-cells = <2>; 1270*4882a593Smuzhiyun }; 1271*4882a593Smuzhiyun }; 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun target-module@57000 { /* 0x48057000, ap 15 06.0 */ 1274*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1275*4882a593Smuzhiyun reg = <0x57000 0x4>, 1276*4882a593Smuzhiyun <0x57010 0x4>, 1277*4882a593Smuzhiyun <0x57114 0x4>; 1278*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1279*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1280*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1281*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1282*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1283*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1284*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1285*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1286*4882a593Smuzhiyun ti,syss-mask = <1>; 1287*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1288*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO3_CLKCTRL 0>, 1289*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO3_CLKCTRL 8>; 1290*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1291*4882a593Smuzhiyun #address-cells = <1>; 1292*4882a593Smuzhiyun #size-cells = <1>; 1293*4882a593Smuzhiyun ranges = <0x0 0x57000 0x1000>; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun gpio3: gpio@0 { 1296*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1297*4882a593Smuzhiyun reg = <0x0 0x200>; 1298*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 1299*4882a593Smuzhiyun gpio-controller; 1300*4882a593Smuzhiyun #gpio-cells = <2>; 1301*4882a593Smuzhiyun interrupt-controller; 1302*4882a593Smuzhiyun #interrupt-cells = <2>; 1303*4882a593Smuzhiyun }; 1304*4882a593Smuzhiyun }; 1305*4882a593Smuzhiyun 1306*4882a593Smuzhiyun target-module@59000 { /* 0x48059000, ap 17 16.0 */ 1307*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1308*4882a593Smuzhiyun reg = <0x59000 0x4>, 1309*4882a593Smuzhiyun <0x59010 0x4>, 1310*4882a593Smuzhiyun <0x59114 0x4>; 1311*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1312*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1313*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1314*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1315*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1316*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1317*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1318*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1319*4882a593Smuzhiyun ti,syss-mask = <1>; 1320*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1321*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO4_CLKCTRL 0>, 1322*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO4_CLKCTRL 8>; 1323*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1324*4882a593Smuzhiyun #address-cells = <1>; 1325*4882a593Smuzhiyun #size-cells = <1>; 1326*4882a593Smuzhiyun ranges = <0x0 0x59000 0x1000>; 1327*4882a593Smuzhiyun 1328*4882a593Smuzhiyun gpio4: gpio@0 { 1329*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1330*4882a593Smuzhiyun reg = <0x0 0x200>; 1331*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 1332*4882a593Smuzhiyun gpio-controller; 1333*4882a593Smuzhiyun #gpio-cells = <2>; 1334*4882a593Smuzhiyun interrupt-controller; 1335*4882a593Smuzhiyun #interrupt-cells = <2>; 1336*4882a593Smuzhiyun }; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun target-module@5b000 { /* 0x4805b000, ap 19 1e.0 */ 1340*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1341*4882a593Smuzhiyun reg = <0x5b000 0x4>, 1342*4882a593Smuzhiyun <0x5b010 0x4>, 1343*4882a593Smuzhiyun <0x5b114 0x4>; 1344*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1345*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1346*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1347*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1348*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1349*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1350*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1351*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1352*4882a593Smuzhiyun ti,syss-mask = <1>; 1353*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1354*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO5_CLKCTRL 0>, 1355*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO5_CLKCTRL 8>; 1356*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1357*4882a593Smuzhiyun #address-cells = <1>; 1358*4882a593Smuzhiyun #size-cells = <1>; 1359*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun gpio5: gpio@0 { 1362*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1363*4882a593Smuzhiyun reg = <0x0 0x200>; 1364*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 1365*4882a593Smuzhiyun gpio-controller; 1366*4882a593Smuzhiyun #gpio-cells = <2>; 1367*4882a593Smuzhiyun interrupt-controller; 1368*4882a593Smuzhiyun #interrupt-cells = <2>; 1369*4882a593Smuzhiyun }; 1370*4882a593Smuzhiyun }; 1371*4882a593Smuzhiyun 1372*4882a593Smuzhiyun target-module@5d000 { /* 0x4805d000, ap 21 26.0 */ 1373*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1374*4882a593Smuzhiyun reg = <0x5d000 0x4>, 1375*4882a593Smuzhiyun <0x5d010 0x4>, 1376*4882a593Smuzhiyun <0x5d114 0x4>; 1377*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1378*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1379*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1380*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1381*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1382*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1383*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1384*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1385*4882a593Smuzhiyun ti,syss-mask = <1>; 1386*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1387*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_GPIO6_CLKCTRL 0>, 1388*4882a593Smuzhiyun <&l4per_clkctrl OMAP5_GPIO6_CLKCTRL 8>; 1389*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1390*4882a593Smuzhiyun #address-cells = <1>; 1391*4882a593Smuzhiyun #size-cells = <1>; 1392*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 1393*4882a593Smuzhiyun 1394*4882a593Smuzhiyun gpio6: gpio@0 { 1395*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1396*4882a593Smuzhiyun reg = <0x0 0x200>; 1397*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 1398*4882a593Smuzhiyun gpio-controller; 1399*4882a593Smuzhiyun #gpio-cells = <2>; 1400*4882a593Smuzhiyun interrupt-controller; 1401*4882a593Smuzhiyun #interrupt-cells = <2>; 1402*4882a593Smuzhiyun }; 1403*4882a593Smuzhiyun }; 1404*4882a593Smuzhiyun 1405*4882a593Smuzhiyun target-module@60000 { /* 0x48060000, ap 23 24.0 */ 1406*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1407*4882a593Smuzhiyun reg = <0x60000 0x8>, 1408*4882a593Smuzhiyun <0x60010 0x8>, 1409*4882a593Smuzhiyun <0x60090 0x8>; 1410*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1411*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1412*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1413*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1414*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1415*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1416*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1417*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1418*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1419*4882a593Smuzhiyun ti,syss-mask = <1>; 1420*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1421*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_I2C3_CLKCTRL 0>; 1422*4882a593Smuzhiyun clock-names = "fck"; 1423*4882a593Smuzhiyun #address-cells = <1>; 1424*4882a593Smuzhiyun #size-cells = <1>; 1425*4882a593Smuzhiyun ranges = <0x0 0x60000 0x1000>; 1426*4882a593Smuzhiyun 1427*4882a593Smuzhiyun i2c3: i2c@0 { 1428*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1429*4882a593Smuzhiyun reg = <0x0 0x100>; 1430*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1431*4882a593Smuzhiyun #address-cells = <1>; 1432*4882a593Smuzhiyun #size-cells = <0>; 1433*4882a593Smuzhiyun }; 1434*4882a593Smuzhiyun }; 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun target-module@66000 { /* 0x48066000, ap 63 4c.0 */ 1437*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1438*4882a593Smuzhiyun reg = <0x66050 0x4>, 1439*4882a593Smuzhiyun <0x66054 0x4>, 1440*4882a593Smuzhiyun <0x66058 0x4>; 1441*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1442*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1443*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1444*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1445*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1446*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1447*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1448*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1449*4882a593Smuzhiyun ti,syss-mask = <1>; 1450*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1451*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_UART5_CLKCTRL 0>; 1452*4882a593Smuzhiyun clock-names = "fck"; 1453*4882a593Smuzhiyun #address-cells = <1>; 1454*4882a593Smuzhiyun #size-cells = <1>; 1455*4882a593Smuzhiyun ranges = <0x0 0x66000 0x1000>; 1456*4882a593Smuzhiyun 1457*4882a593Smuzhiyun uart5: serial@0 { 1458*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1459*4882a593Smuzhiyun reg = <0x0 0x100>; 1460*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1461*4882a593Smuzhiyun clock-frequency = <48000000>; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun }; 1464*4882a593Smuzhiyun 1465*4882a593Smuzhiyun target-module@68000 { /* 0x48068000, ap 53 54.0 */ 1466*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1467*4882a593Smuzhiyun reg = <0x68050 0x4>, 1468*4882a593Smuzhiyun <0x68054 0x4>, 1469*4882a593Smuzhiyun <0x68058 0x4>; 1470*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1471*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1472*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1473*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1474*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1475*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1476*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1477*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1478*4882a593Smuzhiyun ti,syss-mask = <1>; 1479*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1480*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_UART6_CLKCTRL 0>; 1481*4882a593Smuzhiyun clock-names = "fck"; 1482*4882a593Smuzhiyun #address-cells = <1>; 1483*4882a593Smuzhiyun #size-cells = <1>; 1484*4882a593Smuzhiyun ranges = <0x0 0x68000 0x1000>; 1485*4882a593Smuzhiyun 1486*4882a593Smuzhiyun uart6: serial@0 { 1487*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1488*4882a593Smuzhiyun reg = <0x0 0x100>; 1489*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1490*4882a593Smuzhiyun clock-frequency = <48000000>; 1491*4882a593Smuzhiyun }; 1492*4882a593Smuzhiyun }; 1493*4882a593Smuzhiyun 1494*4882a593Smuzhiyun target-module@6a000 { /* 0x4806a000, ap 24 0a.0 */ 1495*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1496*4882a593Smuzhiyun reg = <0x6a050 0x4>, 1497*4882a593Smuzhiyun <0x6a054 0x4>, 1498*4882a593Smuzhiyun <0x6a058 0x4>; 1499*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1500*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1501*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1502*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1503*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1504*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1505*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1506*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1507*4882a593Smuzhiyun ti,syss-mask = <1>; 1508*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1509*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_UART1_CLKCTRL 0>; 1510*4882a593Smuzhiyun clock-names = "fck"; 1511*4882a593Smuzhiyun #address-cells = <1>; 1512*4882a593Smuzhiyun #size-cells = <1>; 1513*4882a593Smuzhiyun ranges = <0x0 0x6a000 0x1000>; 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun uart1: serial@0 { 1516*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1517*4882a593Smuzhiyun reg = <0x0 0x100>; 1518*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 1519*4882a593Smuzhiyun clock-frequency = <48000000>; 1520*4882a593Smuzhiyun }; 1521*4882a593Smuzhiyun }; 1522*4882a593Smuzhiyun 1523*4882a593Smuzhiyun target-module@6c000 { /* 0x4806c000, ap 26 22.0 */ 1524*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1525*4882a593Smuzhiyun reg = <0x6c050 0x4>, 1526*4882a593Smuzhiyun <0x6c054 0x4>, 1527*4882a593Smuzhiyun <0x6c058 0x4>; 1528*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1529*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1530*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1531*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1532*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1533*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1534*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1535*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1536*4882a593Smuzhiyun ti,syss-mask = <1>; 1537*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1538*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_UART2_CLKCTRL 0>; 1539*4882a593Smuzhiyun clock-names = "fck"; 1540*4882a593Smuzhiyun #address-cells = <1>; 1541*4882a593Smuzhiyun #size-cells = <1>; 1542*4882a593Smuzhiyun ranges = <0x0 0x6c000 0x1000>; 1543*4882a593Smuzhiyun 1544*4882a593Smuzhiyun uart2: serial@0 { 1545*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1546*4882a593Smuzhiyun reg = <0x0 0x100>; 1547*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 1548*4882a593Smuzhiyun clock-frequency = <48000000>; 1549*4882a593Smuzhiyun }; 1550*4882a593Smuzhiyun }; 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun target-module@6e000 { /* 0x4806e000, ap 28 44.1 */ 1553*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1554*4882a593Smuzhiyun reg = <0x6e050 0x4>, 1555*4882a593Smuzhiyun <0x6e054 0x4>, 1556*4882a593Smuzhiyun <0x6e058 0x4>; 1557*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1558*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1559*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1560*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1561*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1562*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1563*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1564*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1565*4882a593Smuzhiyun ti,syss-mask = <1>; 1566*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1567*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_UART4_CLKCTRL 0>; 1568*4882a593Smuzhiyun clock-names = "fck"; 1569*4882a593Smuzhiyun #address-cells = <1>; 1570*4882a593Smuzhiyun #size-cells = <1>; 1571*4882a593Smuzhiyun ranges = <0x0 0x6e000 0x1000>; 1572*4882a593Smuzhiyun 1573*4882a593Smuzhiyun uart4: serial@0 { 1574*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1575*4882a593Smuzhiyun reg = <0x0 0x100>; 1576*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1577*4882a593Smuzhiyun clock-frequency = <48000000>; 1578*4882a593Smuzhiyun }; 1579*4882a593Smuzhiyun }; 1580*4882a593Smuzhiyun 1581*4882a593Smuzhiyun target-module@70000 { /* 0x48070000, ap 30 14.0 */ 1582*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1583*4882a593Smuzhiyun reg = <0x70000 0x8>, 1584*4882a593Smuzhiyun <0x70010 0x8>, 1585*4882a593Smuzhiyun <0x70090 0x8>; 1586*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1587*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1588*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1589*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1590*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1591*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1592*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1593*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1594*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1595*4882a593Smuzhiyun ti,syss-mask = <1>; 1596*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1597*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_I2C1_CLKCTRL 0>; 1598*4882a593Smuzhiyun clock-names = "fck"; 1599*4882a593Smuzhiyun #address-cells = <1>; 1600*4882a593Smuzhiyun #size-cells = <1>; 1601*4882a593Smuzhiyun ranges = <0x0 0x70000 0x1000>; 1602*4882a593Smuzhiyun 1603*4882a593Smuzhiyun i2c1: i2c@0 { 1604*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1605*4882a593Smuzhiyun reg = <0x0 0x100>; 1606*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 1607*4882a593Smuzhiyun #address-cells = <1>; 1608*4882a593Smuzhiyun #size-cells = <0>; 1609*4882a593Smuzhiyun }; 1610*4882a593Smuzhiyun }; 1611*4882a593Smuzhiyun 1612*4882a593Smuzhiyun target-module@72000 { /* 0x48072000, ap 32 1c.0 */ 1613*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1614*4882a593Smuzhiyun reg = <0x72000 0x8>, 1615*4882a593Smuzhiyun <0x72010 0x8>, 1616*4882a593Smuzhiyun <0x72090 0x8>; 1617*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1618*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1619*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1620*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1621*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1622*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1623*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1624*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1625*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1626*4882a593Smuzhiyun ti,syss-mask = <1>; 1627*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1628*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_I2C2_CLKCTRL 0>; 1629*4882a593Smuzhiyun clock-names = "fck"; 1630*4882a593Smuzhiyun #address-cells = <1>; 1631*4882a593Smuzhiyun #size-cells = <1>; 1632*4882a593Smuzhiyun ranges = <0x0 0x72000 0x1000>; 1633*4882a593Smuzhiyun 1634*4882a593Smuzhiyun i2c2: i2c@0 { 1635*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1636*4882a593Smuzhiyun reg = <0x0 0x100>; 1637*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 1638*4882a593Smuzhiyun #address-cells = <1>; 1639*4882a593Smuzhiyun #size-cells = <0>; 1640*4882a593Smuzhiyun }; 1641*4882a593Smuzhiyun }; 1642*4882a593Smuzhiyun 1643*4882a593Smuzhiyun target-module@78000 { /* 0x48078000, ap 39 12.0 */ 1644*4882a593Smuzhiyun compatible = "ti,sysc"; 1645*4882a593Smuzhiyun status = "disabled"; 1646*4882a593Smuzhiyun #address-cells = <1>; 1647*4882a593Smuzhiyun #size-cells = <1>; 1648*4882a593Smuzhiyun ranges = <0x0 0x78000 0x1000>; 1649*4882a593Smuzhiyun }; 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun target-module@7a000 { /* 0x4807a000, ap 81 2c.0 */ 1652*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1653*4882a593Smuzhiyun reg = <0x7a000 0x8>, 1654*4882a593Smuzhiyun <0x7a010 0x8>, 1655*4882a593Smuzhiyun <0x7a090 0x8>; 1656*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1657*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1658*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1659*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1660*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1661*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1662*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1663*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1664*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1665*4882a593Smuzhiyun ti,syss-mask = <1>; 1666*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1667*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_I2C4_CLKCTRL 0>; 1668*4882a593Smuzhiyun clock-names = "fck"; 1669*4882a593Smuzhiyun #address-cells = <1>; 1670*4882a593Smuzhiyun #size-cells = <1>; 1671*4882a593Smuzhiyun ranges = <0x0 0x7a000 0x1000>; 1672*4882a593Smuzhiyun 1673*4882a593Smuzhiyun i2c4: i2c@0 { 1674*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1675*4882a593Smuzhiyun reg = <0x0 0x100>; 1676*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 1677*4882a593Smuzhiyun #address-cells = <1>; 1678*4882a593Smuzhiyun #size-cells = <0>; 1679*4882a593Smuzhiyun }; 1680*4882a593Smuzhiyun }; 1681*4882a593Smuzhiyun 1682*4882a593Smuzhiyun target-module@7c000 { /* 0x4807c000, ap 83 34.0 */ 1683*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1684*4882a593Smuzhiyun reg = <0x7c000 0x8>, 1685*4882a593Smuzhiyun <0x7c010 0x8>, 1686*4882a593Smuzhiyun <0x7c090 0x8>; 1687*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1688*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1689*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1690*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1691*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1692*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1693*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1694*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1695*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1696*4882a593Smuzhiyun ti,syss-mask = <1>; 1697*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1698*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_I2C5_CLKCTRL 0>; 1699*4882a593Smuzhiyun clock-names = "fck"; 1700*4882a593Smuzhiyun #address-cells = <1>; 1701*4882a593Smuzhiyun #size-cells = <1>; 1702*4882a593Smuzhiyun ranges = <0x0 0x7c000 0x1000>; 1703*4882a593Smuzhiyun 1704*4882a593Smuzhiyun i2c5: i2c@0 { 1705*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1706*4882a593Smuzhiyun reg = <0x0 0x100>; 1707*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 1708*4882a593Smuzhiyun #address-cells = <1>; 1709*4882a593Smuzhiyun #size-cells = <0>; 1710*4882a593Smuzhiyun }; 1711*4882a593Smuzhiyun }; 1712*4882a593Smuzhiyun 1713*4882a593Smuzhiyun target-module@86000 { /* 0x48086000, ap 41 5e.0 */ 1714*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1715*4882a593Smuzhiyun reg = <0x86000 0x4>, 1716*4882a593Smuzhiyun <0x86010 0x4>; 1717*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1718*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1719*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1720*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1721*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1722*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1723*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1724*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1725*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER10_CLKCTRL 0>; 1726*4882a593Smuzhiyun clock-names = "fck"; 1727*4882a593Smuzhiyun #address-cells = <1>; 1728*4882a593Smuzhiyun #size-cells = <1>; 1729*4882a593Smuzhiyun ranges = <0x0 0x86000 0x1000>; 1730*4882a593Smuzhiyun 1731*4882a593Smuzhiyun timer10: timer@0 { 1732*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1733*4882a593Smuzhiyun reg = <0x0 0x80>; 1734*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER10_CLKCTRL 24>, 1735*4882a593Smuzhiyun <&sys_clkin>; 1736*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1737*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1738*4882a593Smuzhiyun ti,timer-pwm; 1739*4882a593Smuzhiyun }; 1740*4882a593Smuzhiyun }; 1741*4882a593Smuzhiyun 1742*4882a593Smuzhiyun target-module@88000 { /* 0x48088000, ap 43 66.0 */ 1743*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1744*4882a593Smuzhiyun reg = <0x88000 0x4>, 1745*4882a593Smuzhiyun <0x88010 0x4>; 1746*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1747*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1748*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1749*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1750*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1751*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1752*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1753*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1754*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER11_CLKCTRL 0>; 1755*4882a593Smuzhiyun clock-names = "fck"; 1756*4882a593Smuzhiyun #address-cells = <1>; 1757*4882a593Smuzhiyun #size-cells = <1>; 1758*4882a593Smuzhiyun ranges = <0x0 0x88000 0x1000>; 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun timer11: timer@0 { 1761*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 1762*4882a593Smuzhiyun reg = <0x0 0x80>; 1763*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_TIMER11_CLKCTRL 24>, 1764*4882a593Smuzhiyun <&sys_clkin>; 1765*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1766*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1767*4882a593Smuzhiyun ti,timer-pwm; 1768*4882a593Smuzhiyun }; 1769*4882a593Smuzhiyun }; 1770*4882a593Smuzhiyun 1771*4882a593Smuzhiyun rng_target: target-module@90000 { /* 0x48090000, ap 55 1a.0 */ 1772*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1773*4882a593Smuzhiyun reg = <0x91fe0 0x4>, 1774*4882a593Smuzhiyun <0x91fe4 0x4>; 1775*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1776*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_AUTOIDLE)>; 1777*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1778*4882a593Smuzhiyun <SYSC_IDLE_NO>; 1779*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ 1780*4882a593Smuzhiyun clocks = <&l4sec_clkctrl OMAP5_RNG_CLKCTRL 0>; 1781*4882a593Smuzhiyun clock-names = "fck"; 1782*4882a593Smuzhiyun #address-cells = <1>; 1783*4882a593Smuzhiyun #size-cells = <1>; 1784*4882a593Smuzhiyun ranges = <0x0 0x90000 0x2000>; 1785*4882a593Smuzhiyun 1786*4882a593Smuzhiyun rng: rng@0 { 1787*4882a593Smuzhiyun compatible = "ti,omap4-rng"; 1788*4882a593Smuzhiyun reg = <0x0 0x2000>; 1789*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1790*4882a593Smuzhiyun }; 1791*4882a593Smuzhiyun }; 1792*4882a593Smuzhiyun 1793*4882a593Smuzhiyun target-module@98000 { /* 0x48098000, ap 47 08.0 */ 1794*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1795*4882a593Smuzhiyun reg = <0x98000 0x4>, 1796*4882a593Smuzhiyun <0x98010 0x4>; 1797*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1798*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1799*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1800*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1801*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1802*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1803*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1804*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1805*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MCSPI1_CLKCTRL 0>; 1806*4882a593Smuzhiyun clock-names = "fck"; 1807*4882a593Smuzhiyun #address-cells = <1>; 1808*4882a593Smuzhiyun #size-cells = <1>; 1809*4882a593Smuzhiyun ranges = <0x0 0x98000 0x1000>; 1810*4882a593Smuzhiyun 1811*4882a593Smuzhiyun mcspi1: spi@0 { 1812*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 1813*4882a593Smuzhiyun reg = <0x0 0x200>; 1814*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 1815*4882a593Smuzhiyun #address-cells = <1>; 1816*4882a593Smuzhiyun #size-cells = <0>; 1817*4882a593Smuzhiyun ti,spi-num-cs = <4>; 1818*4882a593Smuzhiyun dmas = <&sdma 35>, 1819*4882a593Smuzhiyun <&sdma 36>, 1820*4882a593Smuzhiyun <&sdma 37>, 1821*4882a593Smuzhiyun <&sdma 38>, 1822*4882a593Smuzhiyun <&sdma 39>, 1823*4882a593Smuzhiyun <&sdma 40>, 1824*4882a593Smuzhiyun <&sdma 41>, 1825*4882a593Smuzhiyun <&sdma 42>; 1826*4882a593Smuzhiyun dma-names = "tx0", "rx0", "tx1", "rx1", 1827*4882a593Smuzhiyun "tx2", "rx2", "tx3", "rx3"; 1828*4882a593Smuzhiyun }; 1829*4882a593Smuzhiyun }; 1830*4882a593Smuzhiyun 1831*4882a593Smuzhiyun target-module@9a000 { /* 0x4809a000, ap 49 10.0 */ 1832*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1833*4882a593Smuzhiyun reg = <0x9a000 0x4>, 1834*4882a593Smuzhiyun <0x9a010 0x4>; 1835*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1836*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1837*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1838*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1839*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1840*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1841*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1842*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1843*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MCSPI2_CLKCTRL 0>; 1844*4882a593Smuzhiyun clock-names = "fck"; 1845*4882a593Smuzhiyun #address-cells = <1>; 1846*4882a593Smuzhiyun #size-cells = <1>; 1847*4882a593Smuzhiyun ranges = <0x0 0x9a000 0x1000>; 1848*4882a593Smuzhiyun 1849*4882a593Smuzhiyun mcspi2: spi@0 { 1850*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 1851*4882a593Smuzhiyun reg = <0x0 0x200>; 1852*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 1853*4882a593Smuzhiyun #address-cells = <1>; 1854*4882a593Smuzhiyun #size-cells = <0>; 1855*4882a593Smuzhiyun ti,spi-num-cs = <2>; 1856*4882a593Smuzhiyun dmas = <&sdma 43>, 1857*4882a593Smuzhiyun <&sdma 44>, 1858*4882a593Smuzhiyun <&sdma 45>, 1859*4882a593Smuzhiyun <&sdma 46>; 1860*4882a593Smuzhiyun dma-names = "tx0", "rx0", "tx1", "rx1"; 1861*4882a593Smuzhiyun }; 1862*4882a593Smuzhiyun }; 1863*4882a593Smuzhiyun 1864*4882a593Smuzhiyun target-module@9c000 { /* 0x4809c000, ap 51 3a.0 */ 1865*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1866*4882a593Smuzhiyun reg = <0x9c000 0x4>, 1867*4882a593Smuzhiyun <0x9c010 0x4>; 1868*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1869*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1870*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1871*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 1872*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1873*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1874*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1875*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1876*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1877*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1878*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1879*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 1880*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_MMC1_CLKCTRL 0>; 1881*4882a593Smuzhiyun clock-names = "fck"; 1882*4882a593Smuzhiyun #address-cells = <1>; 1883*4882a593Smuzhiyun #size-cells = <1>; 1884*4882a593Smuzhiyun ranges = <0x0 0x9c000 0x1000>; 1885*4882a593Smuzhiyun 1886*4882a593Smuzhiyun mmc1: mmc@0 { 1887*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 1888*4882a593Smuzhiyun reg = <0x0 0x400>; 1889*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 1890*4882a593Smuzhiyun ti,dual-volt; 1891*4882a593Smuzhiyun ti,needs-special-reset; 1892*4882a593Smuzhiyun dmas = <&sdma 61>, <&sdma 62>; 1893*4882a593Smuzhiyun dma-names = "tx", "rx"; 1894*4882a593Smuzhiyun pbias-supply = <&pbias_mmc_reg>; 1895*4882a593Smuzhiyun }; 1896*4882a593Smuzhiyun }; 1897*4882a593Smuzhiyun 1898*4882a593Smuzhiyun target-module@a2000 { /* 0x480a2000, ap 75 02.0 */ 1899*4882a593Smuzhiyun compatible = "ti,sysc"; 1900*4882a593Smuzhiyun status = "disabled"; 1901*4882a593Smuzhiyun #address-cells = <1>; 1902*4882a593Smuzhiyun #size-cells = <1>; 1903*4882a593Smuzhiyun ranges = <0x0 0xa2000 0x1000>; 1904*4882a593Smuzhiyun }; 1905*4882a593Smuzhiyun 1906*4882a593Smuzhiyun target-module@a4000 { /* 0x480a4000, ap 57 3c.0 */ 1907*4882a593Smuzhiyun compatible = "ti,sysc"; 1908*4882a593Smuzhiyun status = "disabled"; 1909*4882a593Smuzhiyun #address-cells = <1>; 1910*4882a593Smuzhiyun #size-cells = <1>; 1911*4882a593Smuzhiyun ranges = <0x00000000 0x000a4000 0x00001000>, 1912*4882a593Smuzhiyun <0x00001000 0x000a5000 0x00001000>; 1913*4882a593Smuzhiyun }; 1914*4882a593Smuzhiyun 1915*4882a593Smuzhiyun des_target: target-module@a5000 { /* 0x480a5000 */ 1916*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1917*4882a593Smuzhiyun reg = <0xa5030 0x4>, 1918*4882a593Smuzhiyun <0xa5034 0x4>, 1919*4882a593Smuzhiyun <0xa5038 0x4>; 1920*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1921*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 1922*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1923*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1924*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1925*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1926*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1927*4882a593Smuzhiyun ti,syss-mask = <1>; 1928*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */ 1929*4882a593Smuzhiyun clocks = <&l4sec_clkctrl OMAP5_DES3DES_CLKCTRL 0>; 1930*4882a593Smuzhiyun clock-names = "fck"; 1931*4882a593Smuzhiyun #address-cells = <1>; 1932*4882a593Smuzhiyun #size-cells = <1>; 1933*4882a593Smuzhiyun ranges = <0 0xa5000 0x00001000>; 1934*4882a593Smuzhiyun status = "disabled"; 1935*4882a593Smuzhiyun 1936*4882a593Smuzhiyun des: des@0 { 1937*4882a593Smuzhiyun compatible = "ti,omap4-des"; 1938*4882a593Smuzhiyun reg = <0 0xa0>; 1939*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 1940*4882a593Smuzhiyun dmas = <&sdma 117>, <&sdma 116>; 1941*4882a593Smuzhiyun dma-names = "tx", "rx"; 1942*4882a593Smuzhiyun }; 1943*4882a593Smuzhiyun }; 1944*4882a593Smuzhiyun 1945*4882a593Smuzhiyun target-module@a8000 { /* 0x480a8000, ap 59 2a.0 */ 1946*4882a593Smuzhiyun compatible = "ti,sysc"; 1947*4882a593Smuzhiyun status = "disabled"; 1948*4882a593Smuzhiyun #address-cells = <1>; 1949*4882a593Smuzhiyun #size-cells = <1>; 1950*4882a593Smuzhiyun ranges = <0x0 0xa8000 0x4000>; 1951*4882a593Smuzhiyun }; 1952*4882a593Smuzhiyun 1953*4882a593Smuzhiyun target-module@ad000 { /* 0x480ad000, ap 61 20.0 */ 1954*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1955*4882a593Smuzhiyun reg = <0xad000 0x4>, 1956*4882a593Smuzhiyun <0xad010 0x4>; 1957*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1958*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1959*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1960*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 1961*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1962*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1963*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1964*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1965*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1966*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1967*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1968*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 1969*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MMC3_CLKCTRL 0>; 1970*4882a593Smuzhiyun clock-names = "fck"; 1971*4882a593Smuzhiyun #address-cells = <1>; 1972*4882a593Smuzhiyun #size-cells = <1>; 1973*4882a593Smuzhiyun ranges = <0x0 0xad000 0x1000>; 1974*4882a593Smuzhiyun 1975*4882a593Smuzhiyun mmc3: mmc@0 { 1976*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 1977*4882a593Smuzhiyun reg = <0x0 0x400>; 1978*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 1979*4882a593Smuzhiyun ti,needs-special-reset; 1980*4882a593Smuzhiyun dmas = <&sdma 77>, <&sdma 78>; 1981*4882a593Smuzhiyun dma-names = "tx", "rx"; 1982*4882a593Smuzhiyun }; 1983*4882a593Smuzhiyun }; 1984*4882a593Smuzhiyun 1985*4882a593Smuzhiyun target-module@b2000 { /* 0x480b2000, ap 37 0c.0 */ 1986*4882a593Smuzhiyun compatible = "ti,sysc"; 1987*4882a593Smuzhiyun status = "disabled"; 1988*4882a593Smuzhiyun #address-cells = <1>; 1989*4882a593Smuzhiyun #size-cells = <1>; 1990*4882a593Smuzhiyun ranges = <0x0 0xb2000 0x1000>; 1991*4882a593Smuzhiyun }; 1992*4882a593Smuzhiyun 1993*4882a593Smuzhiyun target-module@b4000 { /* 0x480b4000, ap 65 42.0 */ 1994*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1995*4882a593Smuzhiyun reg = <0xb4000 0x4>, 1996*4882a593Smuzhiyun <0xb4010 0x4>; 1997*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1998*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1999*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2000*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2001*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2002*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2003*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2004*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2005*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2006*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2007*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2008*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3init_clkdm */ 2009*4882a593Smuzhiyun clocks = <&l3init_clkctrl OMAP5_MMC2_CLKCTRL 0>; 2010*4882a593Smuzhiyun clock-names = "fck"; 2011*4882a593Smuzhiyun #address-cells = <1>; 2012*4882a593Smuzhiyun #size-cells = <1>; 2013*4882a593Smuzhiyun ranges = <0x0 0xb4000 0x1000>; 2014*4882a593Smuzhiyun 2015*4882a593Smuzhiyun mmc2: mmc@0 { 2016*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2017*4882a593Smuzhiyun reg = <0x0 0x400>; 2018*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 2019*4882a593Smuzhiyun ti,needs-special-reset; 2020*4882a593Smuzhiyun dmas = <&sdma 47>, <&sdma 48>; 2021*4882a593Smuzhiyun dma-names = "tx", "rx"; 2022*4882a593Smuzhiyun }; 2023*4882a593Smuzhiyun }; 2024*4882a593Smuzhiyun 2025*4882a593Smuzhiyun target-module@b8000 { /* 0x480b8000, ap 67 32.0 */ 2026*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2027*4882a593Smuzhiyun reg = <0xb8000 0x4>, 2028*4882a593Smuzhiyun <0xb8010 0x4>; 2029*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2030*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2031*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2032*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2033*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2034*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2035*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2036*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 2037*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MCSPI3_CLKCTRL 0>; 2038*4882a593Smuzhiyun clock-names = "fck"; 2039*4882a593Smuzhiyun #address-cells = <1>; 2040*4882a593Smuzhiyun #size-cells = <1>; 2041*4882a593Smuzhiyun ranges = <0x0 0xb8000 0x1000>; 2042*4882a593Smuzhiyun 2043*4882a593Smuzhiyun mcspi3: spi@0 { 2044*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2045*4882a593Smuzhiyun reg = <0x0 0x200>; 2046*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 2047*4882a593Smuzhiyun #address-cells = <1>; 2048*4882a593Smuzhiyun #size-cells = <0>; 2049*4882a593Smuzhiyun ti,spi-num-cs = <2>; 2050*4882a593Smuzhiyun dmas = <&sdma 15>, <&sdma 16>; 2051*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 2052*4882a593Smuzhiyun }; 2053*4882a593Smuzhiyun }; 2054*4882a593Smuzhiyun 2055*4882a593Smuzhiyun target-module@ba000 { /* 0x480ba000, ap 69 18.0 */ 2056*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2057*4882a593Smuzhiyun reg = <0xba000 0x4>, 2058*4882a593Smuzhiyun <0xba010 0x4>; 2059*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2060*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2061*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2062*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2063*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2064*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2065*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2066*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 2067*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MCSPI4_CLKCTRL 0>; 2068*4882a593Smuzhiyun clock-names = "fck"; 2069*4882a593Smuzhiyun #address-cells = <1>; 2070*4882a593Smuzhiyun #size-cells = <1>; 2071*4882a593Smuzhiyun ranges = <0x0 0xba000 0x1000>; 2072*4882a593Smuzhiyun 2073*4882a593Smuzhiyun mcspi4: spi@0 { 2074*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2075*4882a593Smuzhiyun reg = <0x0 0x200>; 2076*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 2077*4882a593Smuzhiyun #address-cells = <1>; 2078*4882a593Smuzhiyun #size-cells = <0>; 2079*4882a593Smuzhiyun ti,spi-num-cs = <1>; 2080*4882a593Smuzhiyun dmas = <&sdma 70>, <&sdma 71>; 2081*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 2082*4882a593Smuzhiyun }; 2083*4882a593Smuzhiyun }; 2084*4882a593Smuzhiyun 2085*4882a593Smuzhiyun target-module@d1000 { /* 0x480d1000, ap 71 28.0 */ 2086*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2087*4882a593Smuzhiyun reg = <0xd1000 0x4>, 2088*4882a593Smuzhiyun <0xd1010 0x4>; 2089*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2090*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2091*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2092*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2093*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2094*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2095*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2096*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2097*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2098*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2099*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2100*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 2101*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MMC4_CLKCTRL 0>; 2102*4882a593Smuzhiyun clock-names = "fck"; 2103*4882a593Smuzhiyun #address-cells = <1>; 2104*4882a593Smuzhiyun #size-cells = <1>; 2105*4882a593Smuzhiyun ranges = <0x0 0xd1000 0x1000>; 2106*4882a593Smuzhiyun 2107*4882a593Smuzhiyun mmc4: mmc@0 { 2108*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2109*4882a593Smuzhiyun reg = <0x0 0x400>; 2110*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 2111*4882a593Smuzhiyun ti,needs-special-reset; 2112*4882a593Smuzhiyun dmas = <&sdma 57>, <&sdma 58>; 2113*4882a593Smuzhiyun dma-names = "tx", "rx"; 2114*4882a593Smuzhiyun }; 2115*4882a593Smuzhiyun }; 2116*4882a593Smuzhiyun 2117*4882a593Smuzhiyun target-module@d5000 { /* 0x480d5000, ap 73 30.0 */ 2118*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2119*4882a593Smuzhiyun reg = <0xd5000 0x4>, 2120*4882a593Smuzhiyun <0xd5010 0x4>; 2121*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2122*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2123*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2124*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2125*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2126*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2127*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2128*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2129*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2130*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2131*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2132*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4per_clkdm */ 2133*4882a593Smuzhiyun clocks = <&l4per_clkctrl OMAP5_MMC5_CLKCTRL 0>; 2134*4882a593Smuzhiyun clock-names = "fck"; 2135*4882a593Smuzhiyun #address-cells = <1>; 2136*4882a593Smuzhiyun #size-cells = <1>; 2137*4882a593Smuzhiyun ranges = <0x0 0xd5000 0x1000>; 2138*4882a593Smuzhiyun 2139*4882a593Smuzhiyun mmc5: mmc@0 { 2140*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2141*4882a593Smuzhiyun reg = <0x0 0x400>; 2142*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 2143*4882a593Smuzhiyun ti,needs-special-reset; 2144*4882a593Smuzhiyun dmas = <&sdma 59>, <&sdma 60>; 2145*4882a593Smuzhiyun dma-names = "tx", "rx"; 2146*4882a593Smuzhiyun }; 2147*4882a593Smuzhiyun }; 2148*4882a593Smuzhiyun }; 2149*4882a593Smuzhiyun 2150*4882a593Smuzhiyun segment@200000 { /* 0x48200000 */ 2151*4882a593Smuzhiyun compatible = "simple-bus"; 2152*4882a593Smuzhiyun #address-cells = <1>; 2153*4882a593Smuzhiyun #size-cells = <1>; 2154*4882a593Smuzhiyun }; 2155*4882a593Smuzhiyun}; 2156*4882a593Smuzhiyun 2157*4882a593Smuzhiyun&l4_wkup { /* 0x4ae00000 */ 2158*4882a593Smuzhiyun compatible = "ti,omap5-l4-wkup", "simple-bus"; 2159*4882a593Smuzhiyun reg = <0x4ae00000 0x800>, 2160*4882a593Smuzhiyun <0x4ae00800 0x800>, 2161*4882a593Smuzhiyun <0x4ae01000 0x1000>; 2162*4882a593Smuzhiyun reg-names = "ap", "la", "ia0"; 2163*4882a593Smuzhiyun #address-cells = <1>; 2164*4882a593Smuzhiyun #size-cells = <1>; 2165*4882a593Smuzhiyun ranges = <0x00000000 0x4ae00000 0x010000>, /* segment 0 */ 2166*4882a593Smuzhiyun <0x00010000 0x4ae10000 0x010000>, /* segment 1 */ 2167*4882a593Smuzhiyun <0x00020000 0x4ae20000 0x010000>; /* segment 2 */ 2168*4882a593Smuzhiyun 2169*4882a593Smuzhiyun segment@0 { /* 0x4ae00000 */ 2170*4882a593Smuzhiyun compatible = "simple-bus"; 2171*4882a593Smuzhiyun #address-cells = <1>; 2172*4882a593Smuzhiyun #size-cells = <1>; 2173*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 2174*4882a593Smuzhiyun <0x00001000 0x00001000 0x001000>, /* ap 1 */ 2175*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 2176*4882a593Smuzhiyun <0x00006000 0x00006000 0x002000>, /* ap 3 */ 2177*4882a593Smuzhiyun <0x00008000 0x00008000 0x001000>, /* ap 4 */ 2178*4882a593Smuzhiyun <0x0000a000 0x0000a000 0x001000>, /* ap 15 */ 2179*4882a593Smuzhiyun <0x0000b000 0x0000b000 0x001000>, /* ap 16 */ 2180*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 17 */ 2181*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 18 */ 2182*4882a593Smuzhiyun <0x0000c000 0x0000c000 0x001000>, /* ap 19 */ 2183*4882a593Smuzhiyun <0x0000d000 0x0000d000 0x001000>; /* ap 20 */ 2184*4882a593Smuzhiyun 2185*4882a593Smuzhiyun target-module@4000 { /* 0x4ae04000, ap 17 20.0 */ 2186*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2187*4882a593Smuzhiyun reg = <0x4000 0x4>, 2188*4882a593Smuzhiyun <0x4010 0x4>; 2189*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2190*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2191*4882a593Smuzhiyun <SYSC_IDLE_NO>; 2192*4882a593Smuzhiyun /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 2193*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl OMAP5_COUNTER_32K_CLKCTRL 0>; 2194*4882a593Smuzhiyun clock-names = "fck"; 2195*4882a593Smuzhiyun #address-cells = <1>; 2196*4882a593Smuzhiyun #size-cells = <1>; 2197*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 2198*4882a593Smuzhiyun 2199*4882a593Smuzhiyun counter32k: counter@0 { 2200*4882a593Smuzhiyun compatible = "ti,omap-counter32k"; 2201*4882a593Smuzhiyun reg = <0x0 0x40>; 2202*4882a593Smuzhiyun }; 2203*4882a593Smuzhiyun }; 2204*4882a593Smuzhiyun 2205*4882a593Smuzhiyun target-module@6000 { /* 0x4ae06000, ap 3 08.0 */ 2206*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2207*4882a593Smuzhiyun reg = <0x6000 0x4>; 2208*4882a593Smuzhiyun reg-names = "rev"; 2209*4882a593Smuzhiyun #address-cells = <1>; 2210*4882a593Smuzhiyun #size-cells = <1>; 2211*4882a593Smuzhiyun ranges = <0x0 0x6000 0x2000>; 2212*4882a593Smuzhiyun 2213*4882a593Smuzhiyun prm: prm@0 { 2214*4882a593Smuzhiyun compatible = "ti,omap5-prm", "simple-bus"; 2215*4882a593Smuzhiyun reg = <0x0 0x2000>; 2216*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 2217*4882a593Smuzhiyun #address-cells = <1>; 2218*4882a593Smuzhiyun #size-cells = <1>; 2219*4882a593Smuzhiyun ranges = <0 0 0x2000>; 2220*4882a593Smuzhiyun 2221*4882a593Smuzhiyun prm_clocks: clocks { 2222*4882a593Smuzhiyun #address-cells = <1>; 2223*4882a593Smuzhiyun #size-cells = <0>; 2224*4882a593Smuzhiyun }; 2225*4882a593Smuzhiyun 2226*4882a593Smuzhiyun prm_clockdomains: clockdomains { 2227*4882a593Smuzhiyun }; 2228*4882a593Smuzhiyun }; 2229*4882a593Smuzhiyun }; 2230*4882a593Smuzhiyun 2231*4882a593Smuzhiyun target-module@a000 { /* 0x4ae0a000, ap 15 2c.0 */ 2232*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2233*4882a593Smuzhiyun reg = <0xa000 0x4>; 2234*4882a593Smuzhiyun reg-names = "rev"; 2235*4882a593Smuzhiyun #address-cells = <1>; 2236*4882a593Smuzhiyun #size-cells = <1>; 2237*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 2238*4882a593Smuzhiyun 2239*4882a593Smuzhiyun scrm: scrm@0 { 2240*4882a593Smuzhiyun compatible = "ti,omap5-scrm"; 2241*4882a593Smuzhiyun reg = <0x0 0x1000>; 2242*4882a593Smuzhiyun 2243*4882a593Smuzhiyun scrm_clocks: clocks { 2244*4882a593Smuzhiyun #address-cells = <1>; 2245*4882a593Smuzhiyun #size-cells = <0>; 2246*4882a593Smuzhiyun }; 2247*4882a593Smuzhiyun 2248*4882a593Smuzhiyun scrm_clockdomains: clockdomains { 2249*4882a593Smuzhiyun }; 2250*4882a593Smuzhiyun }; 2251*4882a593Smuzhiyun }; 2252*4882a593Smuzhiyun 2253*4882a593Smuzhiyun target-module@c000 { /* 0x4ae0c000, ap 19 28.0 */ 2254*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2255*4882a593Smuzhiyun reg = <0xc000 0x4>; 2256*4882a593Smuzhiyun reg-names = "rev"; 2257*4882a593Smuzhiyun #address-cells = <1>; 2258*4882a593Smuzhiyun #size-cells = <1>; 2259*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 2260*4882a593Smuzhiyun 2261*4882a593Smuzhiyun omap5_pmx_wkup: pinmux@840 { 2262*4882a593Smuzhiyun compatible = "ti,omap5-padconf", 2263*4882a593Smuzhiyun "pinctrl-single"; 2264*4882a593Smuzhiyun reg = <0x840 0x003c>; 2265*4882a593Smuzhiyun #address-cells = <1>; 2266*4882a593Smuzhiyun #size-cells = <0>; 2267*4882a593Smuzhiyun #pinctrl-cells = <1>; 2268*4882a593Smuzhiyun #interrupt-cells = <1>; 2269*4882a593Smuzhiyun interrupt-controller; 2270*4882a593Smuzhiyun pinctrl-single,register-width = <16>; 2271*4882a593Smuzhiyun pinctrl-single,function-mask = <0x7fff>; 2272*4882a593Smuzhiyun }; 2273*4882a593Smuzhiyun 2274*4882a593Smuzhiyun omap5_scm_wkup_pad_conf: omap5_scm_wkup_pad_conf@da0 { 2275*4882a593Smuzhiyun compatible = "ti,omap5-scm-wkup-pad-conf", 2276*4882a593Smuzhiyun "simple-bus"; 2277*4882a593Smuzhiyun reg = <0xda0 0x60>; 2278*4882a593Smuzhiyun #address-cells = <1>; 2279*4882a593Smuzhiyun #size-cells = <1>; 2280*4882a593Smuzhiyun ranges = <0 0 0x60>; 2281*4882a593Smuzhiyun 2282*4882a593Smuzhiyun scm_wkup_pad_conf: scm_conf@0 { 2283*4882a593Smuzhiyun compatible = "syscon", "simple-bus"; 2284*4882a593Smuzhiyun reg = <0x0 0x60>; 2285*4882a593Smuzhiyun #address-cells = <1>; 2286*4882a593Smuzhiyun #size-cells = <1>; 2287*4882a593Smuzhiyun ranges = <0 0x0 0x60>; 2288*4882a593Smuzhiyun 2289*4882a593Smuzhiyun scm_wkup_pad_conf_clocks: clocks@0 { 2290*4882a593Smuzhiyun #address-cells = <1>; 2291*4882a593Smuzhiyun #size-cells = <0>; 2292*4882a593Smuzhiyun }; 2293*4882a593Smuzhiyun }; 2294*4882a593Smuzhiyun }; 2295*4882a593Smuzhiyun }; 2296*4882a593Smuzhiyun }; 2297*4882a593Smuzhiyun 2298*4882a593Smuzhiyun segment@10000 { /* 0x4ae10000 */ 2299*4882a593Smuzhiyun compatible = "simple-bus"; 2300*4882a593Smuzhiyun #address-cells = <1>; 2301*4882a593Smuzhiyun #size-cells = <1>; 2302*4882a593Smuzhiyun ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */ 2303*4882a593Smuzhiyun <0x00001000 0x00011000 0x001000>, /* ap 6 */ 2304*4882a593Smuzhiyun <0x00004000 0x00014000 0x001000>, /* ap 7 */ 2305*4882a593Smuzhiyun <0x00005000 0x00015000 0x001000>, /* ap 8 */ 2306*4882a593Smuzhiyun <0x00008000 0x00018000 0x001000>, /* ap 9 */ 2307*4882a593Smuzhiyun <0x00009000 0x00019000 0x001000>, /* ap 10 */ 2308*4882a593Smuzhiyun <0x0000c000 0x0001c000 0x001000>, /* ap 11 */ 2309*4882a593Smuzhiyun <0x0000d000 0x0001d000 0x001000>; /* ap 12 */ 2310*4882a593Smuzhiyun 2311*4882a593Smuzhiyun target-module@0 { /* 0x4ae10000, ap 5 10.0 */ 2312*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2313*4882a593Smuzhiyun reg = <0x0 0x4>, 2314*4882a593Smuzhiyun <0x10 0x4>, 2315*4882a593Smuzhiyun <0x114 0x4>; 2316*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2317*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 2318*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 2319*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2320*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2321*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2322*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2323*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2324*4882a593Smuzhiyun ti,syss-mask = <1>; 2325*4882a593Smuzhiyun /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 2326*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl OMAP5_GPIO1_CLKCTRL 0>, 2327*4882a593Smuzhiyun <&wkupaon_clkctrl OMAP5_GPIO1_CLKCTRL 8>; 2328*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 2329*4882a593Smuzhiyun #address-cells = <1>; 2330*4882a593Smuzhiyun #size-cells = <1>; 2331*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 2332*4882a593Smuzhiyun 2333*4882a593Smuzhiyun gpio1: gpio@0 { 2334*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 2335*4882a593Smuzhiyun reg = <0x0 0x200>; 2336*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 2337*4882a593Smuzhiyun ti,gpio-always-on; 2338*4882a593Smuzhiyun gpio-controller; 2339*4882a593Smuzhiyun #gpio-cells = <2>; 2340*4882a593Smuzhiyun interrupt-controller; 2341*4882a593Smuzhiyun #interrupt-cells = <2>; 2342*4882a593Smuzhiyun }; 2343*4882a593Smuzhiyun }; 2344*4882a593Smuzhiyun 2345*4882a593Smuzhiyun target-module@4000 { /* 0x4ae14000, ap 7 14.0 */ 2346*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2347*4882a593Smuzhiyun reg = <0x4000 0x4>, 2348*4882a593Smuzhiyun <0x4010 0x4>, 2349*4882a593Smuzhiyun <0x4014 0x4>; 2350*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2351*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 2352*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 2353*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2354*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2355*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2356*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2357*4882a593Smuzhiyun ti,syss-mask = <1>; 2358*4882a593Smuzhiyun /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 2359*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl OMAP5_WD_TIMER2_CLKCTRL 0>; 2360*4882a593Smuzhiyun clock-names = "fck"; 2361*4882a593Smuzhiyun #address-cells = <1>; 2362*4882a593Smuzhiyun #size-cells = <1>; 2363*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 2364*4882a593Smuzhiyun 2365*4882a593Smuzhiyun wdt2: wdt@0 { 2366*4882a593Smuzhiyun compatible = "ti,omap5-wdt", "ti,omap3-wdt"; 2367*4882a593Smuzhiyun reg = <0x0 0x80>; 2368*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 2369*4882a593Smuzhiyun }; 2370*4882a593Smuzhiyun }; 2371*4882a593Smuzhiyun 2372*4882a593Smuzhiyun timer1_target: target-module@8000 { /* 0x4ae18000, ap 9 18.0 */ 2373*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 2374*4882a593Smuzhiyun reg = <0x8000 0x4>, 2375*4882a593Smuzhiyun <0x8010 0x4>; 2376*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2377*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2378*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2379*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2380*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2381*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2382*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2383*4882a593Smuzhiyun /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 2384*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl OMAP5_TIMER1_CLKCTRL 0>; 2385*4882a593Smuzhiyun clock-names = "fck"; 2386*4882a593Smuzhiyun #address-cells = <1>; 2387*4882a593Smuzhiyun #size-cells = <1>; 2388*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 2389*4882a593Smuzhiyun 2390*4882a593Smuzhiyun timer1: timer@0 { 2391*4882a593Smuzhiyun compatible = "ti,omap5430-timer"; 2392*4882a593Smuzhiyun reg = <0x0 0x80>; 2393*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl OMAP5_TIMER1_CLKCTRL 24>, 2394*4882a593Smuzhiyun <&sys_clkin>; 2395*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 2396*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 2397*4882a593Smuzhiyun ti,timer-alwon; 2398*4882a593Smuzhiyun }; 2399*4882a593Smuzhiyun }; 2400*4882a593Smuzhiyun 2401*4882a593Smuzhiyun target-module@c000 { /* 0x4ae1c000, ap 11 1c.0 */ 2402*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2403*4882a593Smuzhiyun reg = <0xc000 0x4>, 2404*4882a593Smuzhiyun <0xc010 0x4>; 2405*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2406*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 2407*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 2408*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2409*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2410*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2411*4882a593Smuzhiyun /* Domains (V, P, C): wkup, wkupaon_pwrdm, wkupaon_clkdm */ 2412*4882a593Smuzhiyun clocks = <&wkupaon_clkctrl OMAP5_KBD_CLKCTRL 0>; 2413*4882a593Smuzhiyun clock-names = "fck"; 2414*4882a593Smuzhiyun #address-cells = <1>; 2415*4882a593Smuzhiyun #size-cells = <1>; 2416*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 2417*4882a593Smuzhiyun 2418*4882a593Smuzhiyun keypad: keypad@0 { 2419*4882a593Smuzhiyun compatible = "ti,omap4-keypad"; 2420*4882a593Smuzhiyun reg = <0x0 0x400>; 2421*4882a593Smuzhiyun }; 2422*4882a593Smuzhiyun }; 2423*4882a593Smuzhiyun }; 2424*4882a593Smuzhiyun 2425*4882a593Smuzhiyun segment@20000 { /* 0x4ae20000 */ 2426*4882a593Smuzhiyun compatible = "simple-bus"; 2427*4882a593Smuzhiyun #address-cells = <1>; 2428*4882a593Smuzhiyun #size-cells = <1>; 2429*4882a593Smuzhiyun ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */ 2430*4882a593Smuzhiyun <0x0000a000 0x0002a000 0x001000>, /* ap 14 */ 2431*4882a593Smuzhiyun <0x00000000 0x00020000 0x001000>, /* ap 21 */ 2432*4882a593Smuzhiyun <0x00001000 0x00021000 0x001000>, /* ap 22 */ 2433*4882a593Smuzhiyun <0x00002000 0x00022000 0x001000>, /* ap 23 */ 2434*4882a593Smuzhiyun <0x00003000 0x00023000 0x001000>, /* ap 24 */ 2435*4882a593Smuzhiyun <0x00007000 0x00027000 0x000400>, /* ap 25 */ 2436*4882a593Smuzhiyun <0x00008000 0x00028000 0x000800>, /* ap 26 */ 2437*4882a593Smuzhiyun <0x00009000 0x00029000 0x000100>, /* ap 27 */ 2438*4882a593Smuzhiyun <0x00008800 0x00028800 0x000200>, /* ap 28 */ 2439*4882a593Smuzhiyun <0x00008a00 0x00028a00 0x000100>; /* ap 29 */ 2440*4882a593Smuzhiyun 2441*4882a593Smuzhiyun target-module@0 { /* 0x4ae20000, ap 21 04.0 */ 2442*4882a593Smuzhiyun compatible = "ti,sysc"; 2443*4882a593Smuzhiyun status = "disabled"; 2444*4882a593Smuzhiyun #address-cells = <1>; 2445*4882a593Smuzhiyun #size-cells = <1>; 2446*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 2447*4882a593Smuzhiyun }; 2448*4882a593Smuzhiyun 2449*4882a593Smuzhiyun target-module@2000 { /* 0x4ae22000, ap 23 0c.0 */ 2450*4882a593Smuzhiyun compatible = "ti,sysc"; 2451*4882a593Smuzhiyun status = "disabled"; 2452*4882a593Smuzhiyun #address-cells = <1>; 2453*4882a593Smuzhiyun #size-cells = <1>; 2454*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 2455*4882a593Smuzhiyun }; 2456*4882a593Smuzhiyun 2457*4882a593Smuzhiyun target-module@6000 { /* 0x4ae26000, ap 13 24.0 */ 2458*4882a593Smuzhiyun compatible = "ti,sysc"; 2459*4882a593Smuzhiyun status = "disabled"; 2460*4882a593Smuzhiyun #address-cells = <1>; 2461*4882a593Smuzhiyun #size-cells = <1>; 2462*4882a593Smuzhiyun ranges = <0x00000000 0x00006000 0x00001000>, 2463*4882a593Smuzhiyun <0x00001000 0x00007000 0x00000400>, 2464*4882a593Smuzhiyun <0x00002000 0x00008000 0x00000800>, 2465*4882a593Smuzhiyun <0x00002800 0x00008800 0x00000200>, 2466*4882a593Smuzhiyun <0x00002a00 0x00008a00 0x00000100>, 2467*4882a593Smuzhiyun <0x00003000 0x00009000 0x00000100>; 2468*4882a593Smuzhiyun }; 2469*4882a593Smuzhiyun }; 2470*4882a593Smuzhiyun}; 2471*4882a593Smuzhiyun 2472