xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/omap4460.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Device Tree Source for OMAP4460 SoC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
7*4882a593Smuzhiyun * version 2.  This program is licensed "as is" without any warranty of any
8*4882a593Smuzhiyun * kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun#include "omap4.dtsi"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	cpus {
14*4882a593Smuzhiyun		/* OMAP446x 'standard device' variants OPP50 to OPPTurbo */
15*4882a593Smuzhiyun		cpu0: cpu@0 {
16*4882a593Smuzhiyun			operating-points = <
17*4882a593Smuzhiyun				/* kHz    uV */
18*4882a593Smuzhiyun				350000  1025000
19*4882a593Smuzhiyun				700000  1200000
20*4882a593Smuzhiyun				920000  1313000
21*4882a593Smuzhiyun			>;
22*4882a593Smuzhiyun			clock-latency = <300000>; /* From legacy driver */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun			/* cooling options */
25*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
26*4882a593Smuzhiyun		};
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	pmu {
30*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
31*4882a593Smuzhiyun		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
32*4882a593Smuzhiyun			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
33*4882a593Smuzhiyun		ti,hwmods = "debugss";
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	thermal-zones {
37*4882a593Smuzhiyun		#include "omap4-cpu-thermal.dtsi"
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun	ocp {
41*4882a593Smuzhiyun		bandgap: bandgap@4a002260 {
42*4882a593Smuzhiyun			reg = <0x4a002260 0x4
43*4882a593Smuzhiyun			       0x4a00232C 0x4
44*4882a593Smuzhiyun			       0x4a002378 0x18>;
45*4882a593Smuzhiyun			compatible = "ti,omap4460-bandgap";
46*4882a593Smuzhiyun			interrupts = <0 126 IRQ_TYPE_LEVEL_HIGH>; /* talert */
47*4882a593Smuzhiyun			gpios = <&gpio3 22 GPIO_ACTIVE_HIGH>; /* tshut */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
50*4882a593Smuzhiyun		};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun		abb_mpu: regulator-abb-mpu {
53*4882a593Smuzhiyun			status = "okay";
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun			reg = <0x4a307bd0 0x8>, <0x4a306014 0x4>,
56*4882a593Smuzhiyun			      <0x4A002268 0x4>;
57*4882a593Smuzhiyun			reg-names = "base-address", "int-address",
58*4882a593Smuzhiyun				    "efuse-address";
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun			ti,abb_info = <
61*4882a593Smuzhiyun			/*uV		ABB	efuse	rbb_m	fbb_m	vset_m*/
62*4882a593Smuzhiyun			1025000		0	0	0	0	0
63*4882a593Smuzhiyun			1200000		0	0	0	0	0
64*4882a593Smuzhiyun			1313000		0	0	0x100000 0x40000 0
65*4882a593Smuzhiyun			1375000		1	0	0	0	0
66*4882a593Smuzhiyun			1389000		1	0	0	0	0
67*4882a593Smuzhiyun			>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		abb_iva: regulator-abb-iva {
71*4882a593Smuzhiyun			status = "okay";
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun			reg = <0x4a307bd8 0x8>, <0x4a306010 0x4>,
74*4882a593Smuzhiyun			      <0x4A002268 0x4>;
75*4882a593Smuzhiyun			reg-names = "base-address", "int-address",
76*4882a593Smuzhiyun				    "efuse-address";
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun			ti,abb_info = <
79*4882a593Smuzhiyun			/*uV		ABB	efuse	rbb_m	fbb_m	vset_m*/
80*4882a593Smuzhiyun			950000		0	0	0	0	0
81*4882a593Smuzhiyun			1140000		0	0	0	0	0
82*4882a593Smuzhiyun			1291000		0	0	0x200000 0	0
83*4882a593Smuzhiyun			1375000		1	0	0	0	0
84*4882a593Smuzhiyun			1376000		1	0	0	0	0
85*4882a593Smuzhiyun			>;
86*4882a593Smuzhiyun		};
87*4882a593Smuzhiyun	};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun&cpu_thermal {
92*4882a593Smuzhiyun	coefficients = <348 (-9301)>;
93*4882a593Smuzhiyun};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun/* Only some L4 CFG interconnect ranges are different on 4460 */
96*4882a593Smuzhiyun&l4_cfg_segment_300000 {
97*4882a593Smuzhiyun	ranges = <0x00000000 0x00300000 0x020000>,	/* ap 67 */
98*4882a593Smuzhiyun		 <0x00040000 0x00340000 0x001000>,	/* ap 68 */
99*4882a593Smuzhiyun		 <0x00020000 0x00320000 0x004000>,	/* ap 71 */
100*4882a593Smuzhiyun		 <0x00024000 0x00324000 0x002000>,	/* ap 72 */
101*4882a593Smuzhiyun		 <0x00026000 0x00326000 0x001000>,	/* ap 73 */
102*4882a593Smuzhiyun		 <0x00027000 0x00327000 0x001000>,	/* ap 74 */
103*4882a593Smuzhiyun		 <0x00028000 0x00328000 0x001000>,	/* ap 75 */
104*4882a593Smuzhiyun		 <0x00029000 0x00329000 0x001000>,	/* ap 76 */
105*4882a593Smuzhiyun		 <0x00030000 0x00330000 0x010000>,	/* ap 77 */
106*4882a593Smuzhiyun		 <0x0002a000 0x0032a000 0x002000>,	/* ap 90 */
107*4882a593Smuzhiyun		 <0x0002c000 0x0032c000 0x004000>,	/* ap 91 */
108*4882a593Smuzhiyun		 <0x00010000 0x00310000 0x008000>,	/* ap 92 */
109*4882a593Smuzhiyun		 <0x00018000 0x00318000 0x004000>,	/* ap 93 */
110*4882a593Smuzhiyun		 <0x0001c000 0x0031c000 0x002000>,	/* ap 94 */
111*4882a593Smuzhiyun		 <0x0001e000 0x0031e000 0x002000>;	/* ap 95 */
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&l4_cfg_target_0 {
115*4882a593Smuzhiyun	ranges = <0x00000000 0x00000000 0x00010000>,
116*4882a593Smuzhiyun		 <0x00010000 0x00010000 0x00008000>,
117*4882a593Smuzhiyun		 <0x00018000 0x00018000 0x00004000>,
118*4882a593Smuzhiyun		 <0x0001c000 0x0001c000 0x00002000>,
119*4882a593Smuzhiyun		 <0x0001e000 0x0001e000 0x00002000>,
120*4882a593Smuzhiyun		 <0x00020000 0x00020000 0x00004000>,
121*4882a593Smuzhiyun		 <0x00024000 0x00024000 0x00002000>,
122*4882a593Smuzhiyun		 <0x00026000 0x00026000 0x00001000>,
123*4882a593Smuzhiyun		 <0x00027000 0x00027000 0x00001000>,
124*4882a593Smuzhiyun		 <0x00028000 0x00028000 0x00001000>,
125*4882a593Smuzhiyun		 <0x00029000 0x00029000 0x00001000>,
126*4882a593Smuzhiyun		 <0x0002a000 0x0002a000 0x00002000>,
127*4882a593Smuzhiyun		 <0x0002c000 0x0002c000 0x00004000>,
128*4882a593Smuzhiyun		 <0x00030000 0x00030000 0x00010000>;
129*4882a593Smuzhiyun};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun/include/ "omap446x-clocks.dtsi"
132