1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun&l4_cfg { /* 0x4a000000 */ 3*4882a593Smuzhiyun compatible = "ti,omap4-l4-cfg", "simple-bus"; 4*4882a593Smuzhiyun reg = <0x4a000000 0x800>, 5*4882a593Smuzhiyun <0x4a000800 0x800>, 6*4882a593Smuzhiyun <0x4a001000 0x1000>; 7*4882a593Smuzhiyun reg-names = "ap", "la", "ia0"; 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <1>; 10*4882a593Smuzhiyun ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */ 11*4882a593Smuzhiyun <0x00080000 0x4a080000 0x080000>, /* segment 1 */ 12*4882a593Smuzhiyun <0x00100000 0x4a100000 0x080000>, /* segment 2 */ 13*4882a593Smuzhiyun <0x00180000 0x4a180000 0x080000>, /* segment 3 */ 14*4882a593Smuzhiyun <0x00200000 0x4a200000 0x080000>, /* segment 4 */ 15*4882a593Smuzhiyun <0x00280000 0x4a280000 0x080000>, /* segment 5 */ 16*4882a593Smuzhiyun <0x00300000 0x4a300000 0x080000>; /* segment 6 */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun segment@0 { /* 0x4a000000 */ 19*4882a593Smuzhiyun compatible = "simple-bus"; 20*4882a593Smuzhiyun #address-cells = <1>; 21*4882a593Smuzhiyun #size-cells = <1>; 22*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 23*4882a593Smuzhiyun <0x00001000 0x00001000 0x001000>, /* ap 1 */ 24*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 25*4882a593Smuzhiyun <0x00002000 0x00002000 0x001000>, /* ap 3 */ 26*4882a593Smuzhiyun <0x00003000 0x00003000 0x001000>, /* ap 4 */ 27*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 5 */ 28*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 6 */ 29*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 7 */ 30*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 8 */ 31*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 9 */ 32*4882a593Smuzhiyun <0x00058000 0x00058000 0x004000>, /* ap 10 */ 33*4882a593Smuzhiyun <0x00062000 0x00062000 0x001000>, /* ap 11 */ 34*4882a593Smuzhiyun <0x00063000 0x00063000 0x001000>, /* ap 12 */ 35*4882a593Smuzhiyun <0x00008000 0x00008000 0x002000>, /* ap 23 */ 36*4882a593Smuzhiyun <0x0000a000 0x0000a000 0x001000>, /* ap 24 */ 37*4882a593Smuzhiyun <0x00066000 0x00066000 0x001000>, /* ap 25 */ 38*4882a593Smuzhiyun <0x00067000 0x00067000 0x001000>, /* ap 26 */ 39*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x002000>, /* ap 80 */ 40*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 81 */ 41*4882a593Smuzhiyun <0x00064000 0x00064000 0x001000>, /* ap 86 */ 42*4882a593Smuzhiyun <0x00065000 0x00065000 0x001000>; /* ap 87 */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun target-module@2000 { /* 0x4a002000, ap 3 06.0 */ 45*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 46*4882a593Smuzhiyun ti,hwmods = "ctrl_module_core"; 47*4882a593Smuzhiyun reg = <0x2000 0x4>, 48*4882a593Smuzhiyun <0x2010 0x4>; 49*4882a593Smuzhiyun reg-names = "rev", "sysc"; 50*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 51*4882a593Smuzhiyun <SYSC_IDLE_NO>, 52*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 53*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 54*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 55*4882a593Smuzhiyun #address-cells = <1>; 56*4882a593Smuzhiyun #size-cells = <1>; 57*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun omap4_scm_core: scm@0 { 60*4882a593Smuzhiyun compatible = "ti,omap4-scm-core", "simple-bus"; 61*4882a593Smuzhiyun reg = <0x0 0x1000>; 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <1>; 64*4882a593Smuzhiyun ranges = <0 0 0x1000>; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun scm_conf: scm_conf@0 { 67*4882a593Smuzhiyun compatible = "syscon"; 68*4882a593Smuzhiyun reg = <0x0 0x800>; 69*4882a593Smuzhiyun #address-cells = <1>; 70*4882a593Smuzhiyun #size-cells = <1>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun omap_control_usb2phy: control-phy@300 { 74*4882a593Smuzhiyun compatible = "ti,control-phy-usb2"; 75*4882a593Smuzhiyun reg = <0x300 0x4>; 76*4882a593Smuzhiyun reg-names = "power"; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun omap_control_usbotg: control-phy@33c { 80*4882a593Smuzhiyun compatible = "ti,control-phy-otghs"; 81*4882a593Smuzhiyun reg = <0x33c 0x4>; 82*4882a593Smuzhiyun reg-names = "otghs_control"; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun target-module@4000 { /* 0x4a004000, ap 5 02.0 */ 88*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 89*4882a593Smuzhiyun reg = <0x4000 0x4>; 90*4882a593Smuzhiyun reg-names = "rev"; 91*4882a593Smuzhiyun #address-cells = <1>; 92*4882a593Smuzhiyun #size-cells = <1>; 93*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun cm1: cm1@0 { 96*4882a593Smuzhiyun compatible = "ti,omap4-cm1", "simple-bus"; 97*4882a593Smuzhiyun reg = <0x0 0x2000>; 98*4882a593Smuzhiyun #address-cells = <1>; 99*4882a593Smuzhiyun #size-cells = <1>; 100*4882a593Smuzhiyun ranges = <0 0 0x2000>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun cm1_clocks: clocks { 103*4882a593Smuzhiyun #address-cells = <1>; 104*4882a593Smuzhiyun #size-cells = <0>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun cm1_clockdomains: clockdomains { 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun target-module@8000 { /* 0x4a008000, ap 23 32.0 */ 113*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 114*4882a593Smuzhiyun reg = <0x8000 0x4>; 115*4882a593Smuzhiyun reg-names = "rev"; 116*4882a593Smuzhiyun #address-cells = <1>; 117*4882a593Smuzhiyun #size-cells = <1>; 118*4882a593Smuzhiyun ranges = <0x0 0x8000 0x2000>; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun cm2: cm2@0 { 121*4882a593Smuzhiyun compatible = "ti,omap4-cm2", "simple-bus"; 122*4882a593Smuzhiyun reg = <0x0 0x2000>; 123*4882a593Smuzhiyun #address-cells = <1>; 124*4882a593Smuzhiyun #size-cells = <1>; 125*4882a593Smuzhiyun ranges = <0 0 0x2000>; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun cm2_clocks: clocks { 128*4882a593Smuzhiyun #address-cells = <1>; 129*4882a593Smuzhiyun #size-cells = <0>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun cm2_clockdomains: clockdomains { 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun target-module@56000 { /* 0x4a056000, ap 7 0a.0 */ 138*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 139*4882a593Smuzhiyun reg = <0x56000 0x4>, 140*4882a593Smuzhiyun <0x5602c 0x4>, 141*4882a593Smuzhiyun <0x56028 0x4>; 142*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 143*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 144*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 145*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 146*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 147*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 148*4882a593Smuzhiyun <SYSC_IDLE_NO>, 149*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 150*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 151*4882a593Smuzhiyun <SYSC_IDLE_NO>, 152*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 153*4882a593Smuzhiyun ti,syss-mask = <1>; 154*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l3_dma_clkdm */ 155*4882a593Smuzhiyun clocks = <&l3_dma_clkctrl OMAP4_DMA_SYSTEM_CLKCTRL 0>; 156*4882a593Smuzhiyun clock-names = "fck"; 157*4882a593Smuzhiyun #address-cells = <1>; 158*4882a593Smuzhiyun #size-cells = <1>; 159*4882a593Smuzhiyun ranges = <0x0 0x56000 0x1000>; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun sdma: dma-controller@0 { 162*4882a593Smuzhiyun compatible = "ti,omap4430-sdma", "ti,omap-sdma"; 163*4882a593Smuzhiyun reg = <0x0 0x1000>; 164*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 165*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 166*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 167*4882a593Smuzhiyun <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 168*4882a593Smuzhiyun #dma-cells = <1>; 169*4882a593Smuzhiyun dma-channels = <32>; 170*4882a593Smuzhiyun dma-requests = <127>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun target-module@58000 { /* 0x4a058000, ap 10 0e.0 */ 175*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 176*4882a593Smuzhiyun reg = <0x58000 0x4>, 177*4882a593Smuzhiyun <0x58010 0x4>, 178*4882a593Smuzhiyun <0x58014 0x4>; 179*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 180*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 181*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 182*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 183*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 184*4882a593Smuzhiyun <SYSC_IDLE_NO>, 185*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 186*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 187*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 188*4882a593Smuzhiyun <SYSC_IDLE_NO>, 189*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 190*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 191*4882a593Smuzhiyun ti,syss-mask = <1>; 192*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 193*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>; 194*4882a593Smuzhiyun clock-names = "fck"; 195*4882a593Smuzhiyun #address-cells = <1>; 196*4882a593Smuzhiyun #size-cells = <1>; 197*4882a593Smuzhiyun ranges = <0x0 0x58000 0x5000>; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun hsi: hsi@0 { 200*4882a593Smuzhiyun compatible = "ti,omap4-hsi"; 201*4882a593Smuzhiyun reg = <0x0 0x4000>, 202*4882a593Smuzhiyun <0x5000 0x1000>; 203*4882a593Smuzhiyun reg-names = "sys", "gdd"; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>; 206*4882a593Smuzhiyun clock-names = "hsi_fck"; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 209*4882a593Smuzhiyun interrupt-names = "gdd_mpu"; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #address-cells = <1>; 212*4882a593Smuzhiyun #size-cells = <1>; 213*4882a593Smuzhiyun ranges = <0 0 0x4000>; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun hsi_port1: hsi-port@2000 { 216*4882a593Smuzhiyun compatible = "ti,omap4-hsi-port"; 217*4882a593Smuzhiyun reg = <0x2000 0x800>, 218*4882a593Smuzhiyun <0x2800 0x800>; 219*4882a593Smuzhiyun reg-names = "tx", "rx"; 220*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun hsi_port2: hsi-port@3000 { 224*4882a593Smuzhiyun compatible = "ti,omap4-hsi-port"; 225*4882a593Smuzhiyun reg = <0x3000 0x800>, 226*4882a593Smuzhiyun <0x3800 0x800>; 227*4882a593Smuzhiyun reg-names = "tx", "rx"; 228*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun target-module@5e000 { /* 0x4a05e000, ap 80 68.0 */ 234*4882a593Smuzhiyun compatible = "ti,sysc"; 235*4882a593Smuzhiyun status = "disabled"; 236*4882a593Smuzhiyun #address-cells = <1>; 237*4882a593Smuzhiyun #size-cells = <1>; 238*4882a593Smuzhiyun ranges = <0x0 0x5e000 0x2000>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun target-module@62000 { /* 0x4a062000, ap 11 16.0 */ 242*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 243*4882a593Smuzhiyun reg = <0x62000 0x4>, 244*4882a593Smuzhiyun <0x62010 0x4>, 245*4882a593Smuzhiyun <0x62014 0x4>; 246*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 247*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 248*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 249*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 250*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 251*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 252*4882a593Smuzhiyun <SYSC_IDLE_NO>, 253*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 254*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 255*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_USB_TLL_HS_CLKCTRL 0>; 256*4882a593Smuzhiyun clock-names = "fck"; 257*4882a593Smuzhiyun #address-cells = <1>; 258*4882a593Smuzhiyun #size-cells = <1>; 259*4882a593Smuzhiyun ranges = <0x0 0x62000 0x1000>; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun usbhstll: usbhstll@0 { 262*4882a593Smuzhiyun compatible = "ti,usbhs-tll"; 263*4882a593Smuzhiyun reg = <0x0 0x1000>; 264*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun target-module@64000 { /* 0x4a064000, ap 86 1e.0 */ 269*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 270*4882a593Smuzhiyun reg = <0x64000 0x4>, 271*4882a593Smuzhiyun <0x64010 0x4>, 272*4882a593Smuzhiyun <0x64014 0x4>; 273*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 274*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 275*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 276*4882a593Smuzhiyun <SYSC_IDLE_NO>, 277*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 278*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 279*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 280*4882a593Smuzhiyun <SYSC_IDLE_NO>, 281*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 282*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 283*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 284*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_USB_HOST_HS_CLKCTRL 0>; 285*4882a593Smuzhiyun clock-names = "fck"; 286*4882a593Smuzhiyun #address-cells = <1>; 287*4882a593Smuzhiyun #size-cells = <1>; 288*4882a593Smuzhiyun ranges = <0x0 0x64000 0x1000>; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun usbhshost: usbhshost@0 { 291*4882a593Smuzhiyun compatible = "ti,usbhs-host"; 292*4882a593Smuzhiyun reg = <0x0 0x800>; 293*4882a593Smuzhiyun #address-cells = <1>; 294*4882a593Smuzhiyun #size-cells = <1>; 295*4882a593Smuzhiyun ranges = <0 0 0x1000>; 296*4882a593Smuzhiyun clocks = <&init_60m_fclk>, 297*4882a593Smuzhiyun <&xclk60mhsp1_ck>, 298*4882a593Smuzhiyun <&xclk60mhsp2_ck>; 299*4882a593Smuzhiyun clock-names = "refclk_60m_int", 300*4882a593Smuzhiyun "refclk_60m_ext_p1", 301*4882a593Smuzhiyun "refclk_60m_ext_p2"; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun usbhsohci: ohci@800 { 304*4882a593Smuzhiyun compatible = "ti,ohci-omap3"; 305*4882a593Smuzhiyun reg = <0x800 0x400>; 306*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 307*4882a593Smuzhiyun remote-wakeup-connected; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun usbhsehci: ehci@c00 { 311*4882a593Smuzhiyun compatible = "ti,ehci-omap"; 312*4882a593Smuzhiyun reg = <0xc00 0x400>; 313*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun target-module@66000 { /* 0x4a066000, ap 25 26.0 */ 319*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 320*4882a593Smuzhiyun reg = <0x66000 0x4>, 321*4882a593Smuzhiyun <0x66010 0x4>, 322*4882a593Smuzhiyun <0x66014 0x4>; 323*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 324*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 325*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 326*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 327*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 328*4882a593Smuzhiyun <SYSC_IDLE_NO>, 329*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 330*4882a593Smuzhiyun /* Domains (V, P, C): iva, tesla_pwrdm, tesla_clkdm */ 331*4882a593Smuzhiyun clocks = <&tesla_clkctrl OMAP4_DSP_CLKCTRL 0>; 332*4882a593Smuzhiyun clock-names = "fck"; 333*4882a593Smuzhiyun resets = <&prm_tesla 1>; 334*4882a593Smuzhiyun reset-names = "rstctrl"; 335*4882a593Smuzhiyun #address-cells = <1>; 336*4882a593Smuzhiyun #size-cells = <1>; 337*4882a593Smuzhiyun ranges = <0x0 0x66000 0x1000>; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun mmu_dsp: mmu@0 { 340*4882a593Smuzhiyun compatible = "ti,omap4-iommu"; 341*4882a593Smuzhiyun reg = <0x0 0x100>; 342*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 343*4882a593Smuzhiyun #iommu-cells = <0>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun segment@80000 { /* 0x4a080000 */ 349*4882a593Smuzhiyun compatible = "simple-bus"; 350*4882a593Smuzhiyun #address-cells = <1>; 351*4882a593Smuzhiyun #size-cells = <1>; 352*4882a593Smuzhiyun ranges = <0x00059000 0x000d9000 0x001000>, /* ap 13 */ 353*4882a593Smuzhiyun <0x0005a000 0x000da000 0x001000>, /* ap 14 */ 354*4882a593Smuzhiyun <0x0005b000 0x000db000 0x001000>, /* ap 15 */ 355*4882a593Smuzhiyun <0x0005c000 0x000dc000 0x001000>, /* ap 16 */ 356*4882a593Smuzhiyun <0x0005d000 0x000dd000 0x001000>, /* ap 17 */ 357*4882a593Smuzhiyun <0x0005e000 0x000de000 0x001000>, /* ap 18 */ 358*4882a593Smuzhiyun <0x00060000 0x000e0000 0x001000>, /* ap 19 */ 359*4882a593Smuzhiyun <0x00061000 0x000e1000 0x001000>, /* ap 20 */ 360*4882a593Smuzhiyun <0x00074000 0x000f4000 0x001000>, /* ap 27 */ 361*4882a593Smuzhiyun <0x00075000 0x000f5000 0x001000>, /* ap 28 */ 362*4882a593Smuzhiyun <0x00076000 0x000f6000 0x001000>, /* ap 29 */ 363*4882a593Smuzhiyun <0x00077000 0x000f7000 0x001000>, /* ap 30 */ 364*4882a593Smuzhiyun <0x00036000 0x000b6000 0x001000>, /* ap 69 */ 365*4882a593Smuzhiyun <0x00037000 0x000b7000 0x001000>, /* ap 70 */ 366*4882a593Smuzhiyun <0x0004d000 0x000cd000 0x001000>, /* ap 78 */ 367*4882a593Smuzhiyun <0x0004e000 0x000ce000 0x001000>, /* ap 79 */ 368*4882a593Smuzhiyun <0x00029000 0x000a9000 0x001000>, /* ap 82 */ 369*4882a593Smuzhiyun <0x0002a000 0x000aa000 0x001000>, /* ap 83 */ 370*4882a593Smuzhiyun <0x0002b000 0x000ab000 0x001000>, /* ap 84 */ 371*4882a593Smuzhiyun <0x0002c000 0x000ac000 0x001000>, /* ap 85 */ 372*4882a593Smuzhiyun <0x0002d000 0x000ad000 0x001000>, /* ap 88 */ 373*4882a593Smuzhiyun <0x0002e000 0x000ae000 0x001000>; /* ap 89 */ 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun target-module@29000 { /* 0x4a0a9000, ap 82 04.0 */ 376*4882a593Smuzhiyun compatible = "ti,sysc"; 377*4882a593Smuzhiyun status = "disabled"; 378*4882a593Smuzhiyun #address-cells = <1>; 379*4882a593Smuzhiyun #size-cells = <1>; 380*4882a593Smuzhiyun ranges = <0x0 0x29000 0x1000>; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun target-module@2b000 { /* 0x4a0ab000, ap 84 12.0 */ 384*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 385*4882a593Smuzhiyun reg = <0x2b400 0x4>, 386*4882a593Smuzhiyun <0x2b404 0x4>, 387*4882a593Smuzhiyun <0x2b408 0x4>; 388*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 389*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 390*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 391*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 392*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 393*4882a593Smuzhiyun <SYSC_IDLE_NO>, 394*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 395*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 396*4882a593Smuzhiyun <SYSC_IDLE_NO>, 397*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 398*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 399*4882a593Smuzhiyun ti,syss-mask = <1>; 400*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 401*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_USB_OTG_HS_CLKCTRL 0>; 402*4882a593Smuzhiyun clock-names = "fck"; 403*4882a593Smuzhiyun #address-cells = <1>; 404*4882a593Smuzhiyun #size-cells = <1>; 405*4882a593Smuzhiyun ranges = <0x0 0x2b000 0x1000>; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun usb_otg_hs: usb_otg_hs@0 { 408*4882a593Smuzhiyun compatible = "ti,omap4-musb"; 409*4882a593Smuzhiyun reg = <0x0 0x7ff>; 410*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 411*4882a593Smuzhiyun interrupt-names = "mc", "dma"; 412*4882a593Smuzhiyun usb-phy = <&usb2_phy>; 413*4882a593Smuzhiyun phys = <&usb2_phy>; 414*4882a593Smuzhiyun phy-names = "usb2-phy"; 415*4882a593Smuzhiyun multipoint = <1>; 416*4882a593Smuzhiyun num-eps = <16>; 417*4882a593Smuzhiyun ram-bits = <12>; 418*4882a593Smuzhiyun ctrl-module = <&omap_control_usbotg>; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun target-module@2d000 { /* 0x4a0ad000, ap 88 0c.0 */ 423*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 424*4882a593Smuzhiyun reg = <0x2d000 0x4>, 425*4882a593Smuzhiyun <0x2d010 0x4>, 426*4882a593Smuzhiyun <0x2d014 0x4>; 427*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 428*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 429*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 430*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 431*4882a593Smuzhiyun <SYSC_IDLE_NO>, 432*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 433*4882a593Smuzhiyun ti,syss-mask = <1>; 434*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 435*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_OCP2SCP_USB_PHY_CLKCTRL 0>; 436*4882a593Smuzhiyun clock-names = "fck"; 437*4882a593Smuzhiyun #address-cells = <1>; 438*4882a593Smuzhiyun #size-cells = <1>; 439*4882a593Smuzhiyun ranges = <0x0 0x2d000 0x1000>; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun ocp2scp@0 { 442*4882a593Smuzhiyun compatible = "ti,omap-ocp2scp"; 443*4882a593Smuzhiyun reg = <0x0 0x1f>; 444*4882a593Smuzhiyun #address-cells = <1>; 445*4882a593Smuzhiyun #size-cells = <1>; 446*4882a593Smuzhiyun ranges = <0 0 0x1000>; 447*4882a593Smuzhiyun usb2_phy: usb2phy@80 { 448*4882a593Smuzhiyun compatible = "ti,omap-usb2"; 449*4882a593Smuzhiyun reg = <0x80 0x58>; 450*4882a593Smuzhiyun ctrl-module = <&omap_control_usb2phy>; 451*4882a593Smuzhiyun clocks = <&usb_phy_cm_clk32k>; 452*4882a593Smuzhiyun clock-names = "wkupclk"; 453*4882a593Smuzhiyun #phy-cells = <0>; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* d2d mdm */ 459*4882a593Smuzhiyun target-module@36000 { /* 0x4a0b6000, ap 69 60.0 */ 460*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 461*4882a593Smuzhiyun reg = <0x36000 0x4>, 462*4882a593Smuzhiyun <0x36010 0x4>, 463*4882a593Smuzhiyun <0x36014 0x4>; 464*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 465*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>; 466*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 467*4882a593Smuzhiyun <SYSC_IDLE_NO>, 468*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 469*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 470*4882a593Smuzhiyun ti,syss-mask = <1>; 471*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, d2d_clkdm */ 472*4882a593Smuzhiyun clocks = <&d2d_clkctrl OMAP4_C2C_CLKCTRL 0>; 473*4882a593Smuzhiyun clock-names = "fck"; 474*4882a593Smuzhiyun #address-cells = <1>; 475*4882a593Smuzhiyun #size-cells = <1>; 476*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* d2d mpu */ 480*4882a593Smuzhiyun target-module@4d000 { /* 0x4a0cd000, ap 78 58.0 */ 481*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 482*4882a593Smuzhiyun reg = <0x4d000 0x4>, 483*4882a593Smuzhiyun <0x4d010 0x4>, 484*4882a593Smuzhiyun <0x4d014 0x4>; 485*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 486*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>; 487*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 488*4882a593Smuzhiyun <SYSC_IDLE_NO>, 489*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 490*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 491*4882a593Smuzhiyun ti,syss-mask = <1>; 492*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, d2d_clkdm */ 493*4882a593Smuzhiyun clocks = <&d2d_clkctrl OMAP4_C2C_CLKCTRL 0>; 494*4882a593Smuzhiyun clock-names = "fck"; 495*4882a593Smuzhiyun #address-cells = <1>; 496*4882a593Smuzhiyun #size-cells = <1>; 497*4882a593Smuzhiyun ranges = <0x0 0x4d000 0x1000>; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun target-module@59000 { /* 0x4a0d9000, ap 13 1a.0 */ 501*4882a593Smuzhiyun compatible = "ti,sysc-omap4-sr", "ti,sysc"; 502*4882a593Smuzhiyun reg = <0x59038 0x4>; 503*4882a593Smuzhiyun reg-names = "sysc"; 504*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 505*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 506*4882a593Smuzhiyun <SYSC_IDLE_NO>, 507*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 508*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 509*4882a593Smuzhiyun /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */ 510*4882a593Smuzhiyun clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_MPU_CLKCTRL 0>; 511*4882a593Smuzhiyun clock-names = "fck"; 512*4882a593Smuzhiyun #address-cells = <1>; 513*4882a593Smuzhiyun #size-cells = <1>; 514*4882a593Smuzhiyun ranges = <0x0 0x59000 0x1000>; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun smartreflex_mpu: smartreflex@0 { 517*4882a593Smuzhiyun compatible = "ti,omap4-smartreflex-mpu"; 518*4882a593Smuzhiyun reg = <0x0 0x80>; 519*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun target-module@5b000 { /* 0x4a0db000, ap 15 08.0 */ 524*4882a593Smuzhiyun compatible = "ti,sysc-omap4-sr", "ti,sysc"; 525*4882a593Smuzhiyun reg = <0x5b038 0x4>; 526*4882a593Smuzhiyun reg-names = "sysc"; 527*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 528*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 529*4882a593Smuzhiyun <SYSC_IDLE_NO>, 530*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 531*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 532*4882a593Smuzhiyun /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */ 533*4882a593Smuzhiyun clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_IVA_CLKCTRL 0>; 534*4882a593Smuzhiyun clock-names = "fck"; 535*4882a593Smuzhiyun #address-cells = <1>; 536*4882a593Smuzhiyun #size-cells = <1>; 537*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun smartreflex_iva: smartreflex@0 { 540*4882a593Smuzhiyun compatible = "ti,omap4-smartreflex-iva"; 541*4882a593Smuzhiyun reg = <0x0 0x80>; 542*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun target-module@5d000 { /* 0x4a0dd000, ap 17 22.0 */ 547*4882a593Smuzhiyun compatible = "ti,sysc-omap4-sr", "ti,sysc"; 548*4882a593Smuzhiyun reg = <0x5d038 0x4>; 549*4882a593Smuzhiyun reg-names = "sysc"; 550*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>; 551*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 552*4882a593Smuzhiyun <SYSC_IDLE_NO>, 553*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 554*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 555*4882a593Smuzhiyun /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */ 556*4882a593Smuzhiyun clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_CORE_CLKCTRL 0>; 557*4882a593Smuzhiyun clock-names = "fck"; 558*4882a593Smuzhiyun #address-cells = <1>; 559*4882a593Smuzhiyun #size-cells = <1>; 560*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun smartreflex_core: smartreflex@0 { 563*4882a593Smuzhiyun compatible = "ti,omap4-smartreflex-core"; 564*4882a593Smuzhiyun reg = <0x0 0x80>; 565*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun target-module@60000 { /* 0x4a0e0000, ap 19 1c.0 */ 570*4882a593Smuzhiyun compatible = "ti,sysc"; 571*4882a593Smuzhiyun status = "disabled"; 572*4882a593Smuzhiyun #address-cells = <1>; 573*4882a593Smuzhiyun #size-cells = <1>; 574*4882a593Smuzhiyun ranges = <0x0 0x60000 0x1000>; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun target-module@74000 { /* 0x4a0f4000, ap 27 24.0 */ 578*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 579*4882a593Smuzhiyun reg = <0x74000 0x4>, 580*4882a593Smuzhiyun <0x74010 0x4>; 581*4882a593Smuzhiyun reg-names = "rev", "sysc"; 582*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 583*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 584*4882a593Smuzhiyun <SYSC_IDLE_NO>, 585*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 586*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 587*4882a593Smuzhiyun clocks = <&l4_cfg_clkctrl OMAP4_MAILBOX_CLKCTRL 0>; 588*4882a593Smuzhiyun clock-names = "fck"; 589*4882a593Smuzhiyun #address-cells = <1>; 590*4882a593Smuzhiyun #size-cells = <1>; 591*4882a593Smuzhiyun ranges = <0x0 0x74000 0x1000>; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun mailbox: mailbox@0 { 594*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 595*4882a593Smuzhiyun reg = <0x0 0x200>; 596*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 597*4882a593Smuzhiyun #mbox-cells = <1>; 598*4882a593Smuzhiyun ti,mbox-num-users = <3>; 599*4882a593Smuzhiyun ti,mbox-num-fifos = <8>; 600*4882a593Smuzhiyun mbox_ipu: mbox-ipu { 601*4882a593Smuzhiyun ti,mbox-tx = <0 0 0>; 602*4882a593Smuzhiyun ti,mbox-rx = <1 0 0>; 603*4882a593Smuzhiyun }; 604*4882a593Smuzhiyun mbox_dsp: mbox-dsp { 605*4882a593Smuzhiyun ti,mbox-tx = <3 0 0>; 606*4882a593Smuzhiyun ti,mbox-rx = <2 0 0>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun }; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun target-module@76000 { /* 0x4a0f6000, ap 29 3a.0 */ 612*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 613*4882a593Smuzhiyun reg = <0x76000 0x4>, 614*4882a593Smuzhiyun <0x76010 0x4>, 615*4882a593Smuzhiyun <0x76014 0x4>; 616*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 617*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 618*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 619*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 620*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 621*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 622*4882a593Smuzhiyun <SYSC_IDLE_NO>, 623*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 624*4882a593Smuzhiyun ti,syss-mask = <1>; 625*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 626*4882a593Smuzhiyun clocks = <&l4_cfg_clkctrl OMAP4_SPINLOCK_CLKCTRL 0>; 627*4882a593Smuzhiyun clock-names = "fck"; 628*4882a593Smuzhiyun #address-cells = <1>; 629*4882a593Smuzhiyun #size-cells = <1>; 630*4882a593Smuzhiyun ranges = <0x0 0x76000 0x1000>; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun hwspinlock: spinlock@0 { 633*4882a593Smuzhiyun compatible = "ti,omap4-hwspinlock"; 634*4882a593Smuzhiyun reg = <0x0 0x1000>; 635*4882a593Smuzhiyun #hwlock-cells = <1>; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun segment@100000 { /* 0x4a100000 */ 641*4882a593Smuzhiyun compatible = "simple-bus"; 642*4882a593Smuzhiyun #address-cells = <1>; 643*4882a593Smuzhiyun #size-cells = <1>; 644*4882a593Smuzhiyun ranges = <0x00000000 0x00100000 0x001000>, /* ap 21 */ 645*4882a593Smuzhiyun <0x00001000 0x00101000 0x001000>, /* ap 22 */ 646*4882a593Smuzhiyun <0x00002000 0x00102000 0x001000>, /* ap 61 */ 647*4882a593Smuzhiyun <0x00003000 0x00103000 0x001000>, /* ap 62 */ 648*4882a593Smuzhiyun <0x00008000 0x00108000 0x001000>, /* ap 63 */ 649*4882a593Smuzhiyun <0x00009000 0x00109000 0x001000>, /* ap 64 */ 650*4882a593Smuzhiyun <0x0000a000 0x0010a000 0x001000>, /* ap 65 */ 651*4882a593Smuzhiyun <0x0000b000 0x0010b000 0x001000>; /* ap 66 */ 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun target-module@0 { /* 0x4a100000, ap 21 2a.0 */ 654*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 655*4882a593Smuzhiyun ti,hwmods = "ctrl_module_pad_core"; 656*4882a593Smuzhiyun reg = <0x0 0x4>, 657*4882a593Smuzhiyun <0x10 0x4>; 658*4882a593Smuzhiyun reg-names = "rev", "sysc"; 659*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 660*4882a593Smuzhiyun <SYSC_IDLE_NO>, 661*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 662*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 663*4882a593Smuzhiyun /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */ 664*4882a593Smuzhiyun #address-cells = <1>; 665*4882a593Smuzhiyun #size-cells = <1>; 666*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun omap4_pmx_core: pinmux@40 { 669*4882a593Smuzhiyun compatible = "ti,omap4-padconf", 670*4882a593Smuzhiyun "pinctrl-single"; 671*4882a593Smuzhiyun reg = <0x40 0x0196>; 672*4882a593Smuzhiyun #address-cells = <1>; 673*4882a593Smuzhiyun #size-cells = <0>; 674*4882a593Smuzhiyun #pinctrl-cells = <1>; 675*4882a593Smuzhiyun #interrupt-cells = <1>; 676*4882a593Smuzhiyun interrupt-controller; 677*4882a593Smuzhiyun pinctrl-single,register-width = <16>; 678*4882a593Smuzhiyun pinctrl-single,function-mask = <0x7fff>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun omap4_padconf_global: omap4_padconf_global@5a0 { 682*4882a593Smuzhiyun compatible = "syscon", 683*4882a593Smuzhiyun "simple-bus"; 684*4882a593Smuzhiyun reg = <0x5a0 0x170>; 685*4882a593Smuzhiyun #address-cells = <1>; 686*4882a593Smuzhiyun #size-cells = <1>; 687*4882a593Smuzhiyun ranges = <0 0x5a0 0x170>; 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun pbias_regulator: pbias_regulator@60 { 690*4882a593Smuzhiyun compatible = "ti,pbias-omap4", "ti,pbias-omap"; 691*4882a593Smuzhiyun reg = <0x60 0x4>; 692*4882a593Smuzhiyun syscon = <&omap4_padconf_global>; 693*4882a593Smuzhiyun pbias_mmc_reg: pbias_mmc_omap4 { 694*4882a593Smuzhiyun regulator-name = "pbias_mmc_omap4"; 695*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 696*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 697*4882a593Smuzhiyun }; 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun target-module@2000 { /* 0x4a102000, ap 61 3c.0 */ 703*4882a593Smuzhiyun compatible = "ti,sysc"; 704*4882a593Smuzhiyun status = "disabled"; 705*4882a593Smuzhiyun #address-cells = <1>; 706*4882a593Smuzhiyun #size-cells = <1>; 707*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun target-module@8000 { /* 0x4a108000, ap 63 62.0 */ 711*4882a593Smuzhiyun compatible = "ti,sysc"; 712*4882a593Smuzhiyun status = "disabled"; 713*4882a593Smuzhiyun #address-cells = <1>; 714*4882a593Smuzhiyun #size-cells = <1>; 715*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun target-module@a000 { /* 0x4a10a000, ap 65 50.0 */ 719*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 720*4882a593Smuzhiyun reg = <0xa000 0x4>, 721*4882a593Smuzhiyun <0xa010 0x4>; 722*4882a593Smuzhiyun reg-names = "rev", "sysc"; 723*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 724*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 725*4882a593Smuzhiyun <SYSC_IDLE_NO>, 726*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 727*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 728*4882a593Smuzhiyun <SYSC_IDLE_NO>, 729*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 730*4882a593Smuzhiyun ti,sysc-delay-us = <2>; 731*4882a593Smuzhiyun /* Domains (V, P, C): core, cam_pwrdm, iss_clkdm */ 732*4882a593Smuzhiyun clocks = <&iss_clkctrl OMAP4_FDIF_CLKCTRL 0>; 733*4882a593Smuzhiyun clock-names = "fck"; 734*4882a593Smuzhiyun #address-cells = <1>; 735*4882a593Smuzhiyun #size-cells = <1>; 736*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun /* No child device binding or driver in mainline */ 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun }; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun segment@180000 { /* 0x4a180000 */ 743*4882a593Smuzhiyun compatible = "simple-bus"; 744*4882a593Smuzhiyun #address-cells = <1>; 745*4882a593Smuzhiyun #size-cells = <1>; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun segment@200000 { /* 0x4a200000 */ 749*4882a593Smuzhiyun compatible = "simple-bus"; 750*4882a593Smuzhiyun #address-cells = <1>; 751*4882a593Smuzhiyun #size-cells = <1>; 752*4882a593Smuzhiyun ranges = <0x0001e000 0x0021e000 0x001000>, /* ap 31 */ 753*4882a593Smuzhiyun <0x0001f000 0x0021f000 0x001000>, /* ap 32 */ 754*4882a593Smuzhiyun <0x0000a000 0x0020a000 0x001000>, /* ap 33 */ 755*4882a593Smuzhiyun <0x0000b000 0x0020b000 0x001000>, /* ap 34 */ 756*4882a593Smuzhiyun <0x00004000 0x00204000 0x001000>, /* ap 35 */ 757*4882a593Smuzhiyun <0x00005000 0x00205000 0x001000>, /* ap 36 */ 758*4882a593Smuzhiyun <0x00006000 0x00206000 0x001000>, /* ap 37 */ 759*4882a593Smuzhiyun <0x00007000 0x00207000 0x001000>, /* ap 38 */ 760*4882a593Smuzhiyun <0x00012000 0x00212000 0x001000>, /* ap 39 */ 761*4882a593Smuzhiyun <0x00013000 0x00213000 0x001000>, /* ap 40 */ 762*4882a593Smuzhiyun <0x0000c000 0x0020c000 0x001000>, /* ap 41 */ 763*4882a593Smuzhiyun <0x0000d000 0x0020d000 0x001000>, /* ap 42 */ 764*4882a593Smuzhiyun <0x00010000 0x00210000 0x001000>, /* ap 43 */ 765*4882a593Smuzhiyun <0x00011000 0x00211000 0x001000>, /* ap 44 */ 766*4882a593Smuzhiyun <0x00016000 0x00216000 0x001000>, /* ap 45 */ 767*4882a593Smuzhiyun <0x00017000 0x00217000 0x001000>, /* ap 46 */ 768*4882a593Smuzhiyun <0x00014000 0x00214000 0x001000>, /* ap 47 */ 769*4882a593Smuzhiyun <0x00015000 0x00215000 0x001000>, /* ap 48 */ 770*4882a593Smuzhiyun <0x00018000 0x00218000 0x001000>, /* ap 49 */ 771*4882a593Smuzhiyun <0x00019000 0x00219000 0x001000>, /* ap 50 */ 772*4882a593Smuzhiyun <0x00020000 0x00220000 0x001000>, /* ap 51 */ 773*4882a593Smuzhiyun <0x00021000 0x00221000 0x001000>, /* ap 52 */ 774*4882a593Smuzhiyun <0x00026000 0x00226000 0x001000>, /* ap 53 */ 775*4882a593Smuzhiyun <0x00027000 0x00227000 0x001000>, /* ap 54 */ 776*4882a593Smuzhiyun <0x00028000 0x00228000 0x001000>, /* ap 55 */ 777*4882a593Smuzhiyun <0x00029000 0x00229000 0x001000>, /* ap 56 */ 778*4882a593Smuzhiyun <0x0002a000 0x0022a000 0x001000>, /* ap 57 */ 779*4882a593Smuzhiyun <0x0002b000 0x0022b000 0x001000>, /* ap 58 */ 780*4882a593Smuzhiyun <0x0001c000 0x0021c000 0x001000>, /* ap 59 */ 781*4882a593Smuzhiyun <0x0001d000 0x0021d000 0x001000>; /* ap 60 */ 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun target-module@4000 { /* 0x4a204000, ap 35 42.0 */ 784*4882a593Smuzhiyun compatible = "ti,sysc"; 785*4882a593Smuzhiyun status = "disabled"; 786*4882a593Smuzhiyun #address-cells = <1>; 787*4882a593Smuzhiyun #size-cells = <1>; 788*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun target-module@6000 { /* 0x4a206000, ap 37 4a.0 */ 792*4882a593Smuzhiyun compatible = "ti,sysc"; 793*4882a593Smuzhiyun status = "disabled"; 794*4882a593Smuzhiyun #address-cells = <1>; 795*4882a593Smuzhiyun #size-cells = <1>; 796*4882a593Smuzhiyun ranges = <0x0 0x6000 0x1000>; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun target-module@a000 { /* 0x4a20a000, ap 33 2c.0 */ 800*4882a593Smuzhiyun compatible = "ti,sysc"; 801*4882a593Smuzhiyun status = "disabled"; 802*4882a593Smuzhiyun #address-cells = <1>; 803*4882a593Smuzhiyun #size-cells = <1>; 804*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 805*4882a593Smuzhiyun }; 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun target-module@c000 { /* 0x4a20c000, ap 41 20.0 */ 808*4882a593Smuzhiyun compatible = "ti,sysc"; 809*4882a593Smuzhiyun status = "disabled"; 810*4882a593Smuzhiyun #address-cells = <1>; 811*4882a593Smuzhiyun #size-cells = <1>; 812*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 813*4882a593Smuzhiyun }; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun target-module@10000 { /* 0x4a210000, ap 43 52.0 */ 816*4882a593Smuzhiyun compatible = "ti,sysc"; 817*4882a593Smuzhiyun status = "disabled"; 818*4882a593Smuzhiyun #address-cells = <1>; 819*4882a593Smuzhiyun #size-cells = <1>; 820*4882a593Smuzhiyun ranges = <0x0 0x10000 0x1000>; 821*4882a593Smuzhiyun }; 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun target-module@12000 { /* 0x4a212000, ap 39 18.0 */ 824*4882a593Smuzhiyun compatible = "ti,sysc"; 825*4882a593Smuzhiyun status = "disabled"; 826*4882a593Smuzhiyun #address-cells = <1>; 827*4882a593Smuzhiyun #size-cells = <1>; 828*4882a593Smuzhiyun ranges = <0x0 0x12000 0x1000>; 829*4882a593Smuzhiyun }; 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun target-module@14000 { /* 0x4a214000, ap 47 30.0 */ 832*4882a593Smuzhiyun compatible = "ti,sysc"; 833*4882a593Smuzhiyun status = "disabled"; 834*4882a593Smuzhiyun #address-cells = <1>; 835*4882a593Smuzhiyun #size-cells = <1>; 836*4882a593Smuzhiyun ranges = <0x0 0x14000 0x1000>; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun target-module@16000 { /* 0x4a216000, ap 45 28.0 */ 840*4882a593Smuzhiyun compatible = "ti,sysc"; 841*4882a593Smuzhiyun status = "disabled"; 842*4882a593Smuzhiyun #address-cells = <1>; 843*4882a593Smuzhiyun #size-cells = <1>; 844*4882a593Smuzhiyun ranges = <0x0 0x16000 0x1000>; 845*4882a593Smuzhiyun }; 846*4882a593Smuzhiyun 847*4882a593Smuzhiyun target-module@18000 { /* 0x4a218000, ap 49 38.0 */ 848*4882a593Smuzhiyun compatible = "ti,sysc"; 849*4882a593Smuzhiyun status = "disabled"; 850*4882a593Smuzhiyun #address-cells = <1>; 851*4882a593Smuzhiyun #size-cells = <1>; 852*4882a593Smuzhiyun ranges = <0x0 0x18000 0x1000>; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun target-module@1c000 { /* 0x4a21c000, ap 59 5a.0 */ 856*4882a593Smuzhiyun compatible = "ti,sysc"; 857*4882a593Smuzhiyun status = "disabled"; 858*4882a593Smuzhiyun #address-cells = <1>; 859*4882a593Smuzhiyun #size-cells = <1>; 860*4882a593Smuzhiyun ranges = <0x0 0x1c000 0x1000>; 861*4882a593Smuzhiyun }; 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun target-module@1e000 { /* 0x4a21e000, ap 31 10.0 */ 864*4882a593Smuzhiyun compatible = "ti,sysc"; 865*4882a593Smuzhiyun status = "disabled"; 866*4882a593Smuzhiyun #address-cells = <1>; 867*4882a593Smuzhiyun #size-cells = <1>; 868*4882a593Smuzhiyun ranges = <0x0 0x1e000 0x1000>; 869*4882a593Smuzhiyun }; 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun target-module@20000 { /* 0x4a220000, ap 51 40.0 */ 872*4882a593Smuzhiyun compatible = "ti,sysc"; 873*4882a593Smuzhiyun status = "disabled"; 874*4882a593Smuzhiyun #address-cells = <1>; 875*4882a593Smuzhiyun #size-cells = <1>; 876*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun target-module@26000 { /* 0x4a226000, ap 53 34.0 */ 880*4882a593Smuzhiyun compatible = "ti,sysc"; 881*4882a593Smuzhiyun status = "disabled"; 882*4882a593Smuzhiyun #address-cells = <1>; 883*4882a593Smuzhiyun #size-cells = <1>; 884*4882a593Smuzhiyun ranges = <0x0 0x26000 0x1000>; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun target-module@28000 { /* 0x4a228000, ap 55 2e.0 */ 888*4882a593Smuzhiyun compatible = "ti,sysc"; 889*4882a593Smuzhiyun status = "disabled"; 890*4882a593Smuzhiyun #address-cells = <1>; 891*4882a593Smuzhiyun #size-cells = <1>; 892*4882a593Smuzhiyun ranges = <0x0 0x28000 0x1000>; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun target-module@2a000 { /* 0x4a22a000, ap 57 48.0 */ 896*4882a593Smuzhiyun compatible = "ti,sysc"; 897*4882a593Smuzhiyun status = "disabled"; 898*4882a593Smuzhiyun #address-cells = <1>; 899*4882a593Smuzhiyun #size-cells = <1>; 900*4882a593Smuzhiyun ranges = <0x0 0x2a000 0x1000>; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun }; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun segment@280000 { /* 0x4a280000 */ 905*4882a593Smuzhiyun compatible = "simple-bus"; 906*4882a593Smuzhiyun #address-cells = <1>; 907*4882a593Smuzhiyun #size-cells = <1>; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun l4_cfg_segment_300000: segment@300000 { /* 0x4a300000 */ 911*4882a593Smuzhiyun compatible = "simple-bus"; 912*4882a593Smuzhiyun #address-cells = <1>; 913*4882a593Smuzhiyun #size-cells = <1>; 914*4882a593Smuzhiyun ranges = <0x00000000 0x00300000 0x020000>, /* ap 67 */ 915*4882a593Smuzhiyun <0x00040000 0x00340000 0x001000>, /* ap 68 */ 916*4882a593Smuzhiyun <0x00020000 0x00320000 0x004000>, /* ap 71 */ 917*4882a593Smuzhiyun <0x00024000 0x00324000 0x002000>, /* ap 72 */ 918*4882a593Smuzhiyun <0x00026000 0x00326000 0x001000>, /* ap 73 */ 919*4882a593Smuzhiyun <0x00027000 0x00327000 0x001000>, /* ap 74 */ 920*4882a593Smuzhiyun <0x00028000 0x00328000 0x001000>, /* ap 75 */ 921*4882a593Smuzhiyun <0x00029000 0x00329000 0x001000>, /* ap 76 */ 922*4882a593Smuzhiyun <0x00030000 0x00330000 0x010000>, /* ap 77 */ 923*4882a593Smuzhiyun <0x0002a000 0x0032a000 0x002000>, /* ap 90 */ 924*4882a593Smuzhiyun <0x0002c000 0x0032c000 0x004000>; /* ap 91 */ 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun l4_cfg_target_0: target-module@0 { /* 0x4a300000, ap 67 14.0 */ 927*4882a593Smuzhiyun compatible = "ti,sysc"; 928*4882a593Smuzhiyun status = "disabled"; 929*4882a593Smuzhiyun #address-cells = <1>; 930*4882a593Smuzhiyun #size-cells = <1>; 931*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x00020000>, 932*4882a593Smuzhiyun <0x00020000 0x00020000 0x00004000>, 933*4882a593Smuzhiyun <0x00024000 0x00024000 0x00002000>, 934*4882a593Smuzhiyun <0x00026000 0x00026000 0x00001000>, 935*4882a593Smuzhiyun <0x00027000 0x00027000 0x00001000>, 936*4882a593Smuzhiyun <0x00028000 0x00028000 0x00001000>, 937*4882a593Smuzhiyun <0x00029000 0x00029000 0x00001000>, 938*4882a593Smuzhiyun <0x0002a000 0x0002a000 0x00002000>, 939*4882a593Smuzhiyun <0x0002c000 0x0002c000 0x00004000>, 940*4882a593Smuzhiyun <0x00030000 0x00030000 0x00010000>; 941*4882a593Smuzhiyun }; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun}; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun&l4_wkup { /* 0x4a300000 */ 946*4882a593Smuzhiyun compatible = "ti,omap4-l4-wkup", "simple-bus"; 947*4882a593Smuzhiyun reg = <0x4a300000 0x800>, 948*4882a593Smuzhiyun <0x4a300800 0x800>, 949*4882a593Smuzhiyun <0x4a301000 0x1000>; 950*4882a593Smuzhiyun reg-names = "ap", "la", "ia0"; 951*4882a593Smuzhiyun #address-cells = <1>; 952*4882a593Smuzhiyun #size-cells = <1>; 953*4882a593Smuzhiyun ranges = <0x00000000 0x4a300000 0x010000>, /* segment 0 */ 954*4882a593Smuzhiyun <0x00010000 0x4a310000 0x010000>, /* segment 1 */ 955*4882a593Smuzhiyun <0x00020000 0x4a320000 0x010000>; /* segment 2 */ 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun segment@0 { /* 0x4a300000 */ 958*4882a593Smuzhiyun compatible = "simple-bus"; 959*4882a593Smuzhiyun #address-cells = <1>; 960*4882a593Smuzhiyun #size-cells = <1>; 961*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 962*4882a593Smuzhiyun <0x00001000 0x00001000 0x001000>, /* ap 1 */ 963*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 964*4882a593Smuzhiyun <0x00006000 0x00006000 0x002000>, /* ap 3 */ 965*4882a593Smuzhiyun <0x00008000 0x00008000 0x001000>, /* ap 4 */ 966*4882a593Smuzhiyun <0x0000a000 0x0000a000 0x001000>, /* ap 15 */ 967*4882a593Smuzhiyun <0x0000b000 0x0000b000 0x001000>, /* ap 16 */ 968*4882a593Smuzhiyun <0x00004000 0x00004000 0x001000>, /* ap 17 */ 969*4882a593Smuzhiyun <0x00005000 0x00005000 0x001000>, /* ap 18 */ 970*4882a593Smuzhiyun <0x0000c000 0x0000c000 0x001000>, /* ap 19 */ 971*4882a593Smuzhiyun <0x0000d000 0x0000d000 0x001000>; /* ap 20 */ 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun target-module@4000 { /* 0x4a304000, ap 17 24.0 */ 974*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 975*4882a593Smuzhiyun reg = <0x4000 0x4>, 976*4882a593Smuzhiyun <0x4004 0x4>; 977*4882a593Smuzhiyun reg-names = "rev", "sysc"; 978*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 979*4882a593Smuzhiyun <SYSC_IDLE_NO>; 980*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 981*4882a593Smuzhiyun clocks = <&l4_wkup_clkctrl OMAP4_COUNTER_32K_CLKCTRL 0>; 982*4882a593Smuzhiyun clock-names = "fck"; 983*4882a593Smuzhiyun #address-cells = <1>; 984*4882a593Smuzhiyun #size-cells = <1>; 985*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun counter32k: counter@0 { 988*4882a593Smuzhiyun compatible = "ti,omap-counter32k"; 989*4882a593Smuzhiyun reg = <0x0 0x20>; 990*4882a593Smuzhiyun }; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun target-module@6000 { /* 0x4a306000, ap 3 08.0 */ 994*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 995*4882a593Smuzhiyun reg = <0x6000 0x4>; 996*4882a593Smuzhiyun reg-names = "rev"; 997*4882a593Smuzhiyun #address-cells = <1>; 998*4882a593Smuzhiyun #size-cells = <1>; 999*4882a593Smuzhiyun ranges = <0x0 0x6000 0x2000>; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun prm: prm@0 { 1002*4882a593Smuzhiyun compatible = "ti,omap4-prm", "simple-bus"; 1003*4882a593Smuzhiyun reg = <0x0 0x2000>; 1004*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1005*4882a593Smuzhiyun #address-cells = <1>; 1006*4882a593Smuzhiyun #size-cells = <1>; 1007*4882a593Smuzhiyun ranges = <0 0 0x2000>; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun prm_clocks: clocks { 1010*4882a593Smuzhiyun #address-cells = <1>; 1011*4882a593Smuzhiyun #size-cells = <0>; 1012*4882a593Smuzhiyun }; 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun prm_clockdomains: clockdomains { 1015*4882a593Smuzhiyun }; 1016*4882a593Smuzhiyun }; 1017*4882a593Smuzhiyun }; 1018*4882a593Smuzhiyun 1019*4882a593Smuzhiyun target-module@a000 { /* 0x4a30a000, ap 15 34.0 */ 1020*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1021*4882a593Smuzhiyun reg = <0xa000 0x4>; 1022*4882a593Smuzhiyun reg-names = "rev"; 1023*4882a593Smuzhiyun #address-cells = <1>; 1024*4882a593Smuzhiyun #size-cells = <1>; 1025*4882a593Smuzhiyun ranges = <0x0 0xa000 0x1000>; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun scrm: scrm@0 { 1028*4882a593Smuzhiyun compatible = "ti,omap4-scrm"; 1029*4882a593Smuzhiyun reg = <0x0 0x2000>; 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun scrm_clocks: clocks { 1032*4882a593Smuzhiyun #address-cells = <1>; 1033*4882a593Smuzhiyun #size-cells = <0>; 1034*4882a593Smuzhiyun }; 1035*4882a593Smuzhiyun 1036*4882a593Smuzhiyun scrm_clockdomains: clockdomains { 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun }; 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun target-module@c000 { /* 0x4a30c000, ap 19 2c.0 */ 1042*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1043*4882a593Smuzhiyun ti,hwmods = "ctrl_module_wkup"; 1044*4882a593Smuzhiyun reg = <0xc000 0x4>, 1045*4882a593Smuzhiyun <0xc010 0x4>; 1046*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1047*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1048*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1049*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1050*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1051*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 1052*4882a593Smuzhiyun #address-cells = <1>; 1053*4882a593Smuzhiyun #size-cells = <1>; 1054*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun omap4_scm_wkup: scm@c000 { 1057*4882a593Smuzhiyun compatible = "ti,omap4-scm-wkup"; 1058*4882a593Smuzhiyun reg = <0xc000 0x1000>; 1059*4882a593Smuzhiyun }; 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun }; 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun segment@10000 { /* 0x4a310000 */ 1064*4882a593Smuzhiyun compatible = "simple-bus"; 1065*4882a593Smuzhiyun #address-cells = <1>; 1066*4882a593Smuzhiyun #size-cells = <1>; 1067*4882a593Smuzhiyun ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */ 1068*4882a593Smuzhiyun <0x00001000 0x00011000 0x001000>, /* ap 6 */ 1069*4882a593Smuzhiyun <0x00004000 0x00014000 0x001000>, /* ap 7 */ 1070*4882a593Smuzhiyun <0x00005000 0x00015000 0x001000>, /* ap 8 */ 1071*4882a593Smuzhiyun <0x00008000 0x00018000 0x001000>, /* ap 9 */ 1072*4882a593Smuzhiyun <0x00009000 0x00019000 0x001000>, /* ap 10 */ 1073*4882a593Smuzhiyun <0x0000c000 0x0001c000 0x001000>, /* ap 11 */ 1074*4882a593Smuzhiyun <0x0000d000 0x0001d000 0x001000>, /* ap 12 */ 1075*4882a593Smuzhiyun <0x0000e000 0x0001e000 0x001000>, /* ap 21 */ 1076*4882a593Smuzhiyun <0x0000f000 0x0001f000 0x001000>; /* ap 22 */ 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun gpio1_target: target-module@0 { /* 0x4a310000, ap 5 14.0 */ 1079*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1080*4882a593Smuzhiyun reg = <0x0 0x4>, 1081*4882a593Smuzhiyun <0x10 0x4>, 1082*4882a593Smuzhiyun <0x114 0x4>; 1083*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1084*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1085*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1086*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1087*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1088*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1089*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1090*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1091*4882a593Smuzhiyun ti,syss-mask = <1>; 1092*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 1093*4882a593Smuzhiyun clocks = <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 0>, 1094*4882a593Smuzhiyun <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 8>; 1095*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1096*4882a593Smuzhiyun #address-cells = <1>; 1097*4882a593Smuzhiyun #size-cells = <1>; 1098*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun gpio1: gpio@0 { 1101*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1102*4882a593Smuzhiyun reg = <0x0 0x200>; 1103*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 1104*4882a593Smuzhiyun ti,gpio-always-on; 1105*4882a593Smuzhiyun gpio-controller; 1106*4882a593Smuzhiyun #gpio-cells = <2>; 1107*4882a593Smuzhiyun interrupt-controller; 1108*4882a593Smuzhiyun #interrupt-cells = <2>; 1109*4882a593Smuzhiyun }; 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun target-module@4000 { /* 0x4a314000, ap 7 18.0 */ 1113*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1114*4882a593Smuzhiyun reg = <0x4000 0x4>, 1115*4882a593Smuzhiyun <0x4010 0x4>, 1116*4882a593Smuzhiyun <0x4014 0x4>; 1117*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1118*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_EMUFREE | 1119*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 1120*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1121*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1122*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1123*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1124*4882a593Smuzhiyun ti,syss-mask = <1>; 1125*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 1126*4882a593Smuzhiyun clocks = <&l4_wkup_clkctrl OMAP4_WD_TIMER2_CLKCTRL 0>; 1127*4882a593Smuzhiyun clock-names = "fck"; 1128*4882a593Smuzhiyun #address-cells = <1>; 1129*4882a593Smuzhiyun #size-cells = <1>; 1130*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun wdt2: wdt@0 { 1133*4882a593Smuzhiyun compatible = "ti,omap4-wdt", "ti,omap3-wdt"; 1134*4882a593Smuzhiyun reg = <0x0 0x80>; 1135*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 1136*4882a593Smuzhiyun }; 1137*4882a593Smuzhiyun }; 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun timer1_target: target-module@8000 { /* 0x4a318000, ap 9 1c.0 */ 1140*4882a593Smuzhiyun compatible = "ti,sysc-omap2-timer", "ti,sysc"; 1141*4882a593Smuzhiyun reg = <0x8000 0x4>, 1142*4882a593Smuzhiyun <0x8010 0x4>, 1143*4882a593Smuzhiyun <0x8014 0x4>; 1144*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1145*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1146*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 1147*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1148*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1149*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1150*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1151*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1152*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 1153*4882a593Smuzhiyun ti,syss-mask = <1>; 1154*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 1155*4882a593Smuzhiyun clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 0>; 1156*4882a593Smuzhiyun clock-names = "fck"; 1157*4882a593Smuzhiyun #address-cells = <1>; 1158*4882a593Smuzhiyun #size-cells = <1>; 1159*4882a593Smuzhiyun ranges = <0x0 0x8000 0x1000>; 1160*4882a593Smuzhiyun 1161*4882a593Smuzhiyun timer1: timer@0 { 1162*4882a593Smuzhiyun compatible = "ti,omap3430-timer"; 1163*4882a593Smuzhiyun reg = <0x0 0x80>; 1164*4882a593Smuzhiyun clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 24>, 1165*4882a593Smuzhiyun <&sys_clkin_ck>; 1166*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1167*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 1168*4882a593Smuzhiyun ti,timer-alwon; 1169*4882a593Smuzhiyun }; 1170*4882a593Smuzhiyun }; 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun target-module@c000 { /* 0x4a31c000, ap 11 20.0 */ 1173*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1174*4882a593Smuzhiyun reg = <0xc000 0x4>, 1175*4882a593Smuzhiyun <0xc010 0x4>, 1176*4882a593Smuzhiyun <0xc014 0x4>; 1177*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1178*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1179*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 1180*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1181*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1182*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1183*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1184*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1185*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 1186*4882a593Smuzhiyun ti,syss-mask = <1>; 1187*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 1188*4882a593Smuzhiyun clocks = <&l4_wkup_clkctrl OMAP4_KBD_CLKCTRL 0>; 1189*4882a593Smuzhiyun clock-names = "fck"; 1190*4882a593Smuzhiyun #address-cells = <1>; 1191*4882a593Smuzhiyun #size-cells = <1>; 1192*4882a593Smuzhiyun ranges = <0x0 0xc000 0x1000>; 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun keypad: keypad@0 { 1195*4882a593Smuzhiyun compatible = "ti,omap4-keypad"; 1196*4882a593Smuzhiyun reg = <0x0 0x80>; 1197*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 1198*4882a593Smuzhiyun reg-names = "mpu"; 1199*4882a593Smuzhiyun }; 1200*4882a593Smuzhiyun }; 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun target-module@e000 { /* 0x4a31e000, ap 21 30.0 */ 1203*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1204*4882a593Smuzhiyun ti,hwmods = "ctrl_module_pad_wkup"; 1205*4882a593Smuzhiyun reg = <0xe000 0x4>, 1206*4882a593Smuzhiyun <0xe010 0x4>; 1207*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1208*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1209*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1210*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1211*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1212*4882a593Smuzhiyun /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */ 1213*4882a593Smuzhiyun #address-cells = <1>; 1214*4882a593Smuzhiyun #size-cells = <1>; 1215*4882a593Smuzhiyun ranges = <0x0 0xe000 0x1000>; 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun omap4_pmx_wkup: pinmux@40 { 1218*4882a593Smuzhiyun compatible = "ti,omap4-padconf", 1219*4882a593Smuzhiyun "pinctrl-single"; 1220*4882a593Smuzhiyun reg = <0x40 0x0038>; 1221*4882a593Smuzhiyun #address-cells = <1>; 1222*4882a593Smuzhiyun #size-cells = <0>; 1223*4882a593Smuzhiyun #pinctrl-cells = <1>; 1224*4882a593Smuzhiyun #interrupt-cells = <1>; 1225*4882a593Smuzhiyun interrupt-controller; 1226*4882a593Smuzhiyun pinctrl-single,register-width = <16>; 1227*4882a593Smuzhiyun pinctrl-single,function-mask = <0x7fff>; 1228*4882a593Smuzhiyun }; 1229*4882a593Smuzhiyun }; 1230*4882a593Smuzhiyun }; 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun segment@20000 { /* 0x4a320000 */ 1233*4882a593Smuzhiyun compatible = "simple-bus"; 1234*4882a593Smuzhiyun #address-cells = <1>; 1235*4882a593Smuzhiyun #size-cells = <1>; 1236*4882a593Smuzhiyun ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */ 1237*4882a593Smuzhiyun <0x0000a000 0x0002a000 0x001000>, /* ap 14 */ 1238*4882a593Smuzhiyun <0x00000000 0x00020000 0x001000>, /* ap 23 */ 1239*4882a593Smuzhiyun <0x00001000 0x00021000 0x001000>, /* ap 24 */ 1240*4882a593Smuzhiyun <0x00002000 0x00022000 0x001000>, /* ap 25 */ 1241*4882a593Smuzhiyun <0x00003000 0x00023000 0x001000>, /* ap 26 */ 1242*4882a593Smuzhiyun <0x00004000 0x00024000 0x001000>, /* ap 27 */ 1243*4882a593Smuzhiyun <0x00005000 0x00025000 0x001000>, /* ap 28 */ 1244*4882a593Smuzhiyun <0x00007000 0x00027000 0x000400>, /* ap 29 */ 1245*4882a593Smuzhiyun <0x00008000 0x00028000 0x000800>, /* ap 30 */ 1246*4882a593Smuzhiyun <0x00009000 0x00029000 0x000400>; /* ap 31 */ 1247*4882a593Smuzhiyun 1248*4882a593Smuzhiyun target-module@0 { /* 0x4a320000, ap 23 04.0 */ 1249*4882a593Smuzhiyun compatible = "ti,sysc"; 1250*4882a593Smuzhiyun status = "disabled"; 1251*4882a593Smuzhiyun #address-cells = <1>; 1252*4882a593Smuzhiyun #size-cells = <1>; 1253*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 1254*4882a593Smuzhiyun }; 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun target-module@2000 { /* 0x4a322000, ap 25 0c.0 */ 1257*4882a593Smuzhiyun compatible = "ti,sysc"; 1258*4882a593Smuzhiyun status = "disabled"; 1259*4882a593Smuzhiyun #address-cells = <1>; 1260*4882a593Smuzhiyun #size-cells = <1>; 1261*4882a593Smuzhiyun ranges = <0x0 0x2000 0x1000>; 1262*4882a593Smuzhiyun }; 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun target-module@4000 { /* 0x4a324000, ap 27 10.0 */ 1265*4882a593Smuzhiyun compatible = "ti,sysc"; 1266*4882a593Smuzhiyun status = "disabled"; 1267*4882a593Smuzhiyun #address-cells = <1>; 1268*4882a593Smuzhiyun #size-cells = <1>; 1269*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 1270*4882a593Smuzhiyun }; 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun target-module@6000 { /* 0x4a326000, ap 13 28.0 */ 1273*4882a593Smuzhiyun compatible = "ti,sysc"; 1274*4882a593Smuzhiyun status = "disabled"; 1275*4882a593Smuzhiyun #address-cells = <1>; 1276*4882a593Smuzhiyun #size-cells = <1>; 1277*4882a593Smuzhiyun ranges = <0x00000000 0x00006000 0x00001000>, 1278*4882a593Smuzhiyun <0x00001000 0x00007000 0x00000400>, 1279*4882a593Smuzhiyun <0x00002000 0x00008000 0x00000800>, 1280*4882a593Smuzhiyun <0x00003000 0x00009000 0x00000400>; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun}; 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun&l4_per { /* 0x48000000 */ 1286*4882a593Smuzhiyun compatible = "ti,omap4-l4-per", "simple-bus"; 1287*4882a593Smuzhiyun reg = <0x48000000 0x800>, 1288*4882a593Smuzhiyun <0x48000800 0x800>, 1289*4882a593Smuzhiyun <0x48001000 0x400>, 1290*4882a593Smuzhiyun <0x48001400 0x400>, 1291*4882a593Smuzhiyun <0x48001800 0x400>, 1292*4882a593Smuzhiyun <0x48001c00 0x400>; 1293*4882a593Smuzhiyun reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3"; 1294*4882a593Smuzhiyun #address-cells = <1>; 1295*4882a593Smuzhiyun #size-cells = <1>; 1296*4882a593Smuzhiyun ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */ 1297*4882a593Smuzhiyun <0x00200000 0x48200000 0x200000>; /* segment 1 */ 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun segment@0 { /* 0x48000000 */ 1300*4882a593Smuzhiyun compatible = "simple-bus"; 1301*4882a593Smuzhiyun #address-cells = <1>; 1302*4882a593Smuzhiyun #size-cells = <1>; 1303*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */ 1304*4882a593Smuzhiyun <0x00001000 0x00001000 0x000400>, /* ap 1 */ 1305*4882a593Smuzhiyun <0x00000800 0x00000800 0x000800>, /* ap 2 */ 1306*4882a593Smuzhiyun <0x00020000 0x00020000 0x001000>, /* ap 3 */ 1307*4882a593Smuzhiyun <0x00021000 0x00021000 0x001000>, /* ap 4 */ 1308*4882a593Smuzhiyun <0x00032000 0x00032000 0x001000>, /* ap 5 */ 1309*4882a593Smuzhiyun <0x00033000 0x00033000 0x001000>, /* ap 6 */ 1310*4882a593Smuzhiyun <0x00034000 0x00034000 0x001000>, /* ap 7 */ 1311*4882a593Smuzhiyun <0x00035000 0x00035000 0x001000>, /* ap 8 */ 1312*4882a593Smuzhiyun <0x00036000 0x00036000 0x001000>, /* ap 9 */ 1313*4882a593Smuzhiyun <0x00037000 0x00037000 0x001000>, /* ap 10 */ 1314*4882a593Smuzhiyun <0x0003e000 0x0003e000 0x001000>, /* ap 11 */ 1315*4882a593Smuzhiyun <0x0003f000 0x0003f000 0x001000>, /* ap 12 */ 1316*4882a593Smuzhiyun <0x00040000 0x00040000 0x010000>, /* ap 13 */ 1317*4882a593Smuzhiyun <0x00050000 0x00050000 0x001000>, /* ap 14 */ 1318*4882a593Smuzhiyun <0x00055000 0x00055000 0x001000>, /* ap 15 */ 1319*4882a593Smuzhiyun <0x00056000 0x00056000 0x001000>, /* ap 16 */ 1320*4882a593Smuzhiyun <0x00057000 0x00057000 0x001000>, /* ap 17 */ 1321*4882a593Smuzhiyun <0x00058000 0x00058000 0x001000>, /* ap 18 */ 1322*4882a593Smuzhiyun <0x00059000 0x00059000 0x001000>, /* ap 19 */ 1323*4882a593Smuzhiyun <0x0005a000 0x0005a000 0x001000>, /* ap 20 */ 1324*4882a593Smuzhiyun <0x0005b000 0x0005b000 0x001000>, /* ap 21 */ 1325*4882a593Smuzhiyun <0x0005c000 0x0005c000 0x001000>, /* ap 22 */ 1326*4882a593Smuzhiyun <0x0005d000 0x0005d000 0x001000>, /* ap 23 */ 1327*4882a593Smuzhiyun <0x0005e000 0x0005e000 0x001000>, /* ap 24 */ 1328*4882a593Smuzhiyun <0x00060000 0x00060000 0x001000>, /* ap 25 */ 1329*4882a593Smuzhiyun <0x0006a000 0x0006a000 0x001000>, /* ap 26 */ 1330*4882a593Smuzhiyun <0x0006b000 0x0006b000 0x001000>, /* ap 27 */ 1331*4882a593Smuzhiyun <0x0006c000 0x0006c000 0x001000>, /* ap 28 */ 1332*4882a593Smuzhiyun <0x0006d000 0x0006d000 0x001000>, /* ap 29 */ 1333*4882a593Smuzhiyun <0x0006e000 0x0006e000 0x001000>, /* ap 30 */ 1334*4882a593Smuzhiyun <0x0006f000 0x0006f000 0x001000>, /* ap 31 */ 1335*4882a593Smuzhiyun <0x00070000 0x00070000 0x001000>, /* ap 32 */ 1336*4882a593Smuzhiyun <0x00071000 0x00071000 0x001000>, /* ap 33 */ 1337*4882a593Smuzhiyun <0x00072000 0x00072000 0x001000>, /* ap 34 */ 1338*4882a593Smuzhiyun <0x00073000 0x00073000 0x001000>, /* ap 35 */ 1339*4882a593Smuzhiyun <0x00061000 0x00061000 0x001000>, /* ap 36 */ 1340*4882a593Smuzhiyun <0x00096000 0x00096000 0x001000>, /* ap 37 */ 1341*4882a593Smuzhiyun <0x00097000 0x00097000 0x001000>, /* ap 38 */ 1342*4882a593Smuzhiyun <0x00076000 0x00076000 0x001000>, /* ap 39 */ 1343*4882a593Smuzhiyun <0x00077000 0x00077000 0x001000>, /* ap 40 */ 1344*4882a593Smuzhiyun <0x00078000 0x00078000 0x001000>, /* ap 41 */ 1345*4882a593Smuzhiyun <0x00079000 0x00079000 0x001000>, /* ap 42 */ 1346*4882a593Smuzhiyun <0x00086000 0x00086000 0x001000>, /* ap 43 */ 1347*4882a593Smuzhiyun <0x00087000 0x00087000 0x001000>, /* ap 44 */ 1348*4882a593Smuzhiyun <0x00088000 0x00088000 0x001000>, /* ap 45 */ 1349*4882a593Smuzhiyun <0x00089000 0x00089000 0x001000>, /* ap 46 */ 1350*4882a593Smuzhiyun <0x000b0000 0x000b0000 0x001000>, /* ap 47 */ 1351*4882a593Smuzhiyun <0x000b1000 0x000b1000 0x001000>, /* ap 48 */ 1352*4882a593Smuzhiyun <0x00098000 0x00098000 0x001000>, /* ap 49 */ 1353*4882a593Smuzhiyun <0x00099000 0x00099000 0x001000>, /* ap 50 */ 1354*4882a593Smuzhiyun <0x0009a000 0x0009a000 0x001000>, /* ap 51 */ 1355*4882a593Smuzhiyun <0x0009b000 0x0009b000 0x001000>, /* ap 52 */ 1356*4882a593Smuzhiyun <0x0009c000 0x0009c000 0x001000>, /* ap 53 */ 1357*4882a593Smuzhiyun <0x0009d000 0x0009d000 0x001000>, /* ap 54 */ 1358*4882a593Smuzhiyun <0x0009e000 0x0009e000 0x001000>, /* ap 55 */ 1359*4882a593Smuzhiyun <0x0009f000 0x0009f000 0x001000>, /* ap 56 */ 1360*4882a593Smuzhiyun <0x00090000 0x00090000 0x002000>, /* ap 57 */ 1361*4882a593Smuzhiyun <0x00092000 0x00092000 0x001000>, /* ap 58 */ 1362*4882a593Smuzhiyun <0x000a4000 0x000a4000 0x001000>, /* ap 59 */ 1363*4882a593Smuzhiyun <0x000a6000 0x000a6000 0x001000>, /* ap 60 */ 1364*4882a593Smuzhiyun <0x000a8000 0x000a8000 0x004000>, /* ap 61 */ 1365*4882a593Smuzhiyun <0x000ac000 0x000ac000 0x001000>, /* ap 62 */ 1366*4882a593Smuzhiyun <0x000ad000 0x000ad000 0x001000>, /* ap 63 */ 1367*4882a593Smuzhiyun <0x000ae000 0x000ae000 0x001000>, /* ap 64 */ 1368*4882a593Smuzhiyun <0x000b2000 0x000b2000 0x001000>, /* ap 65 */ 1369*4882a593Smuzhiyun <0x000b3000 0x000b3000 0x001000>, /* ap 66 */ 1370*4882a593Smuzhiyun <0x000b4000 0x000b4000 0x001000>, /* ap 67 */ 1371*4882a593Smuzhiyun <0x000b5000 0x000b5000 0x001000>, /* ap 68 */ 1372*4882a593Smuzhiyun <0x000b8000 0x000b8000 0x001000>, /* ap 69 */ 1373*4882a593Smuzhiyun <0x000b9000 0x000b9000 0x001000>, /* ap 70 */ 1374*4882a593Smuzhiyun <0x000ba000 0x000ba000 0x001000>, /* ap 71 */ 1375*4882a593Smuzhiyun <0x000bb000 0x000bb000 0x001000>, /* ap 72 */ 1376*4882a593Smuzhiyun <0x000d1000 0x000d1000 0x001000>, /* ap 73 */ 1377*4882a593Smuzhiyun <0x000d2000 0x000d2000 0x001000>, /* ap 74 */ 1378*4882a593Smuzhiyun <0x000d5000 0x000d5000 0x001000>, /* ap 75 */ 1379*4882a593Smuzhiyun <0x000d6000 0x000d6000 0x001000>, /* ap 76 */ 1380*4882a593Smuzhiyun <0x000a2000 0x000a2000 0x001000>, /* ap 79 */ 1381*4882a593Smuzhiyun <0x000a3000 0x000a3000 0x001000>, /* ap 80 */ 1382*4882a593Smuzhiyun <0x00001400 0x00001400 0x000400>, /* ap 81 */ 1383*4882a593Smuzhiyun <0x00001800 0x00001800 0x000400>, /* ap 82 */ 1384*4882a593Smuzhiyun <0x00001c00 0x00001c00 0x000400>, /* ap 83 */ 1385*4882a593Smuzhiyun <0x000a5000 0x000a5000 0x001000>; /* ap 84 */ 1386*4882a593Smuzhiyun 1387*4882a593Smuzhiyun target-module@20000 { /* 0x48020000, ap 3 06.0 */ 1388*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1389*4882a593Smuzhiyun reg = <0x20050 0x4>, 1390*4882a593Smuzhiyun <0x20054 0x4>, 1391*4882a593Smuzhiyun <0x20058 0x4>; 1392*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1393*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1394*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1395*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1396*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1397*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1398*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1399*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1400*4882a593Smuzhiyun ti,syss-mask = <1>; 1401*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1402*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_UART3_CLKCTRL 0>; 1403*4882a593Smuzhiyun clock-names = "fck"; 1404*4882a593Smuzhiyun #address-cells = <1>; 1405*4882a593Smuzhiyun #size-cells = <1>; 1406*4882a593Smuzhiyun ranges = <0x0 0x20000 0x1000>; 1407*4882a593Smuzhiyun 1408*4882a593Smuzhiyun uart3: serial@0 { 1409*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1410*4882a593Smuzhiyun reg = <0x0 0x100>; 1411*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 1412*4882a593Smuzhiyun clock-frequency = <48000000>; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun }; 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun target-module@32000 { /* 0x48032000, ap 5 02.0 */ 1417*4882a593Smuzhiyun compatible = "ti,sysc-omap2-timer", "ti,sysc"; 1418*4882a593Smuzhiyun reg = <0x32000 0x4>, 1419*4882a593Smuzhiyun <0x32010 0x4>, 1420*4882a593Smuzhiyun <0x32014 0x4>; 1421*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1422*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1423*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 1424*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1425*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1426*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1427*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1428*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1429*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 1430*4882a593Smuzhiyun ti,syss-mask = <1>; 1431*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1432*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 0>; 1433*4882a593Smuzhiyun clock-names = "fck"; 1434*4882a593Smuzhiyun #address-cells = <1>; 1435*4882a593Smuzhiyun #size-cells = <1>; 1436*4882a593Smuzhiyun ranges = <0x0 0x32000 0x1000>; 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun timer2: timer@0 { 1439*4882a593Smuzhiyun compatible = "ti,omap3430-timer"; 1440*4882a593Smuzhiyun reg = <0x0 0x80>; 1441*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 24>, 1442*4882a593Smuzhiyun <&sys_clkin_ck>; 1443*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1444*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 1445*4882a593Smuzhiyun }; 1446*4882a593Smuzhiyun }; 1447*4882a593Smuzhiyun 1448*4882a593Smuzhiyun target-module@34000 { /* 0x48034000, ap 7 04.0 */ 1449*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1450*4882a593Smuzhiyun reg = <0x34000 0x4>, 1451*4882a593Smuzhiyun <0x34010 0x4>; 1452*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1453*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1454*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1455*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1456*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1457*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1458*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1459*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1460*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 0>; 1461*4882a593Smuzhiyun clock-names = "fck"; 1462*4882a593Smuzhiyun #address-cells = <1>; 1463*4882a593Smuzhiyun #size-cells = <1>; 1464*4882a593Smuzhiyun ranges = <0x0 0x34000 0x1000>; 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun timer3: timer@0 { 1467*4882a593Smuzhiyun compatible = "ti,omap4430-timer"; 1468*4882a593Smuzhiyun reg = <0x0 0x80>; 1469*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 24>, 1470*4882a593Smuzhiyun <&sys_clkin_ck>; 1471*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1472*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 1473*4882a593Smuzhiyun }; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun target-module@36000 { /* 0x48036000, ap 9 0e.0 */ 1477*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1478*4882a593Smuzhiyun reg = <0x36000 0x4>, 1479*4882a593Smuzhiyun <0x36010 0x4>; 1480*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1481*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1482*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1483*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1484*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1485*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1486*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1487*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1488*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 0>; 1489*4882a593Smuzhiyun clock-names = "fck"; 1490*4882a593Smuzhiyun #address-cells = <1>; 1491*4882a593Smuzhiyun #size-cells = <1>; 1492*4882a593Smuzhiyun ranges = <0x0 0x36000 0x1000>; 1493*4882a593Smuzhiyun 1494*4882a593Smuzhiyun timer4: timer@0 { 1495*4882a593Smuzhiyun compatible = "ti,omap4430-timer"; 1496*4882a593Smuzhiyun reg = <0x0 0x80>; 1497*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 24>, 1498*4882a593Smuzhiyun <&sys_clkin_ck>; 1499*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1500*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun target-module@3e000 { /* 0x4803e000, ap 11 08.0 */ 1505*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1506*4882a593Smuzhiyun reg = <0x3e000 0x4>, 1507*4882a593Smuzhiyun <0x3e010 0x4>; 1508*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1509*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1510*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1511*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1512*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1513*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1514*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1515*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1516*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 0>; 1517*4882a593Smuzhiyun clock-names = "fck"; 1518*4882a593Smuzhiyun #address-cells = <1>; 1519*4882a593Smuzhiyun #size-cells = <1>; 1520*4882a593Smuzhiyun ranges = <0x0 0x3e000 0x1000>; 1521*4882a593Smuzhiyun 1522*4882a593Smuzhiyun timer9: timer@0 { 1523*4882a593Smuzhiyun compatible = "ti,omap4430-timer"; 1524*4882a593Smuzhiyun reg = <0x0 0x80>; 1525*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 24>, 1526*4882a593Smuzhiyun <&sys_clkin_ck>; 1527*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1528*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 1529*4882a593Smuzhiyun ti,timer-pwm; 1530*4882a593Smuzhiyun }; 1531*4882a593Smuzhiyun }; 1532*4882a593Smuzhiyun 1533*4882a593Smuzhiyun /* Unused DSS L4 access, see L3 instead */ 1534*4882a593Smuzhiyun target-module@40000 { /* 0x48040000, ap 13 0a.0 */ 1535*4882a593Smuzhiyun compatible = "ti,sysc"; 1536*4882a593Smuzhiyun status = "disabled"; 1537*4882a593Smuzhiyun #address-cells = <1>; 1538*4882a593Smuzhiyun #size-cells = <1>; 1539*4882a593Smuzhiyun ranges = <0x0 0x40000 0x10000>; 1540*4882a593Smuzhiyun }; 1541*4882a593Smuzhiyun 1542*4882a593Smuzhiyun target-module@55000 { /* 0x48055000, ap 15 0c.0 */ 1543*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1544*4882a593Smuzhiyun reg = <0x55000 0x4>, 1545*4882a593Smuzhiyun <0x55010 0x4>, 1546*4882a593Smuzhiyun <0x55114 0x4>; 1547*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1548*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1549*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1550*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1551*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1552*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1553*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1554*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1555*4882a593Smuzhiyun ti,syss-mask = <1>; 1556*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1557*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 0>, 1558*4882a593Smuzhiyun <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 8>; 1559*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1560*4882a593Smuzhiyun #address-cells = <1>; 1561*4882a593Smuzhiyun #size-cells = <1>; 1562*4882a593Smuzhiyun ranges = <0x0 0x55000 0x1000>; 1563*4882a593Smuzhiyun 1564*4882a593Smuzhiyun gpio2: gpio@0 { 1565*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1566*4882a593Smuzhiyun reg = <0x0 0x200>; 1567*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1568*4882a593Smuzhiyun gpio-controller; 1569*4882a593Smuzhiyun #gpio-cells = <2>; 1570*4882a593Smuzhiyun interrupt-controller; 1571*4882a593Smuzhiyun #interrupt-cells = <2>; 1572*4882a593Smuzhiyun }; 1573*4882a593Smuzhiyun }; 1574*4882a593Smuzhiyun 1575*4882a593Smuzhiyun target-module@57000 { /* 0x48057000, ap 17 16.0 */ 1576*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1577*4882a593Smuzhiyun reg = <0x57000 0x4>, 1578*4882a593Smuzhiyun <0x57010 0x4>, 1579*4882a593Smuzhiyun <0x57114 0x4>; 1580*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1581*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1582*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1583*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1584*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1585*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1586*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1587*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1588*4882a593Smuzhiyun ti,syss-mask = <1>; 1589*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1590*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 0>, 1591*4882a593Smuzhiyun <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 8>; 1592*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1593*4882a593Smuzhiyun #address-cells = <1>; 1594*4882a593Smuzhiyun #size-cells = <1>; 1595*4882a593Smuzhiyun ranges = <0x0 0x57000 0x1000>; 1596*4882a593Smuzhiyun 1597*4882a593Smuzhiyun gpio3: gpio@0 { 1598*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1599*4882a593Smuzhiyun reg = <0x0 0x200>; 1600*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 1601*4882a593Smuzhiyun gpio-controller; 1602*4882a593Smuzhiyun #gpio-cells = <2>; 1603*4882a593Smuzhiyun interrupt-controller; 1604*4882a593Smuzhiyun #interrupt-cells = <2>; 1605*4882a593Smuzhiyun }; 1606*4882a593Smuzhiyun }; 1607*4882a593Smuzhiyun 1608*4882a593Smuzhiyun target-module@59000 { /* 0x48059000, ap 19 10.0 */ 1609*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1610*4882a593Smuzhiyun reg = <0x59000 0x4>, 1611*4882a593Smuzhiyun <0x59010 0x4>, 1612*4882a593Smuzhiyun <0x59114 0x4>; 1613*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1614*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1615*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1616*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1617*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1618*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1619*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1620*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1621*4882a593Smuzhiyun ti,syss-mask = <1>; 1622*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1623*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 0>, 1624*4882a593Smuzhiyun <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 8>; 1625*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1626*4882a593Smuzhiyun #address-cells = <1>; 1627*4882a593Smuzhiyun #size-cells = <1>; 1628*4882a593Smuzhiyun ranges = <0x0 0x59000 0x1000>; 1629*4882a593Smuzhiyun 1630*4882a593Smuzhiyun gpio4: gpio@0 { 1631*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1632*4882a593Smuzhiyun reg = <0x0 0x200>; 1633*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 1634*4882a593Smuzhiyun gpio-controller; 1635*4882a593Smuzhiyun #gpio-cells = <2>; 1636*4882a593Smuzhiyun interrupt-controller; 1637*4882a593Smuzhiyun #interrupt-cells = <2>; 1638*4882a593Smuzhiyun }; 1639*4882a593Smuzhiyun }; 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun target-module@5b000 { /* 0x4805b000, ap 21 12.0 */ 1642*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1643*4882a593Smuzhiyun reg = <0x5b000 0x4>, 1644*4882a593Smuzhiyun <0x5b010 0x4>, 1645*4882a593Smuzhiyun <0x5b114 0x4>; 1646*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1647*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1648*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1649*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1650*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1651*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1652*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1653*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1654*4882a593Smuzhiyun ti,syss-mask = <1>; 1655*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1656*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 0>, 1657*4882a593Smuzhiyun <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 8>; 1658*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1659*4882a593Smuzhiyun #address-cells = <1>; 1660*4882a593Smuzhiyun #size-cells = <1>; 1661*4882a593Smuzhiyun ranges = <0x0 0x5b000 0x1000>; 1662*4882a593Smuzhiyun 1663*4882a593Smuzhiyun gpio5: gpio@0 { 1664*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1665*4882a593Smuzhiyun reg = <0x0 0x200>; 1666*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 1667*4882a593Smuzhiyun gpio-controller; 1668*4882a593Smuzhiyun #gpio-cells = <2>; 1669*4882a593Smuzhiyun interrupt-controller; 1670*4882a593Smuzhiyun #interrupt-cells = <2>; 1671*4882a593Smuzhiyun }; 1672*4882a593Smuzhiyun }; 1673*4882a593Smuzhiyun 1674*4882a593Smuzhiyun target-module@5d000 { /* 0x4805d000, ap 23 14.0 */ 1675*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1676*4882a593Smuzhiyun reg = <0x5d000 0x4>, 1677*4882a593Smuzhiyun <0x5d010 0x4>, 1678*4882a593Smuzhiyun <0x5d114 0x4>; 1679*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1680*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1681*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1682*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1683*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1684*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1685*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1686*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1687*4882a593Smuzhiyun ti,syss-mask = <1>; 1688*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1689*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 0>, 1690*4882a593Smuzhiyun <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 8>; 1691*4882a593Smuzhiyun clock-names = "fck", "dbclk"; 1692*4882a593Smuzhiyun #address-cells = <1>; 1693*4882a593Smuzhiyun #size-cells = <1>; 1694*4882a593Smuzhiyun ranges = <0x0 0x5d000 0x1000>; 1695*4882a593Smuzhiyun 1696*4882a593Smuzhiyun gpio6: gpio@0 { 1697*4882a593Smuzhiyun compatible = "ti,omap4-gpio"; 1698*4882a593Smuzhiyun reg = <0x0 0x200>; 1699*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 1700*4882a593Smuzhiyun gpio-controller; 1701*4882a593Smuzhiyun #gpio-cells = <2>; 1702*4882a593Smuzhiyun interrupt-controller; 1703*4882a593Smuzhiyun #interrupt-cells = <2>; 1704*4882a593Smuzhiyun }; 1705*4882a593Smuzhiyun }; 1706*4882a593Smuzhiyun 1707*4882a593Smuzhiyun target-module@60000 { /* 0x48060000, ap 25 1e.0 */ 1708*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1709*4882a593Smuzhiyun reg = <0x60000 0x8>, 1710*4882a593Smuzhiyun <0x60010 0x8>, 1711*4882a593Smuzhiyun <0x60090 0x8>; 1712*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1713*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1714*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1715*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1716*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1717*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1718*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1719*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1720*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1721*4882a593Smuzhiyun ti,syss-mask = <1>; 1722*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1723*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_I2C3_CLKCTRL 0>; 1724*4882a593Smuzhiyun clock-names = "fck"; 1725*4882a593Smuzhiyun #address-cells = <1>; 1726*4882a593Smuzhiyun #size-cells = <1>; 1727*4882a593Smuzhiyun ranges = <0x0 0x60000 0x1000>; 1728*4882a593Smuzhiyun 1729*4882a593Smuzhiyun i2c3: i2c@0 { 1730*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1731*4882a593Smuzhiyun reg = <0x0 0x100>; 1732*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 1733*4882a593Smuzhiyun #address-cells = <1>; 1734*4882a593Smuzhiyun #size-cells = <0>; 1735*4882a593Smuzhiyun }; 1736*4882a593Smuzhiyun }; 1737*4882a593Smuzhiyun 1738*4882a593Smuzhiyun target-module@6a000 { /* 0x4806a000, ap 26 18.0 */ 1739*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1740*4882a593Smuzhiyun reg = <0x6a050 0x4>, 1741*4882a593Smuzhiyun <0x6a054 0x4>, 1742*4882a593Smuzhiyun <0x6a058 0x4>; 1743*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1744*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1745*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1746*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1747*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1748*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1749*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1750*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1751*4882a593Smuzhiyun ti,syss-mask = <1>; 1752*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1753*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_UART1_CLKCTRL 0>; 1754*4882a593Smuzhiyun clock-names = "fck"; 1755*4882a593Smuzhiyun #address-cells = <1>; 1756*4882a593Smuzhiyun #size-cells = <1>; 1757*4882a593Smuzhiyun ranges = <0x0 0x6a000 0x1000>; 1758*4882a593Smuzhiyun 1759*4882a593Smuzhiyun uart1: serial@0 { 1760*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1761*4882a593Smuzhiyun reg = <0x0 0x100>; 1762*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 1763*4882a593Smuzhiyun clock-frequency = <48000000>; 1764*4882a593Smuzhiyun }; 1765*4882a593Smuzhiyun }; 1766*4882a593Smuzhiyun 1767*4882a593Smuzhiyun target-module@6c000 { /* 0x4806c000, ap 28 20.0 */ 1768*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1769*4882a593Smuzhiyun reg = <0x6c050 0x4>, 1770*4882a593Smuzhiyun <0x6c054 0x4>, 1771*4882a593Smuzhiyun <0x6c058 0x4>; 1772*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1773*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1774*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1775*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1776*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1777*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1778*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1779*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1780*4882a593Smuzhiyun ti,syss-mask = <1>; 1781*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1782*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_UART2_CLKCTRL 0>; 1783*4882a593Smuzhiyun clock-names = "fck"; 1784*4882a593Smuzhiyun #address-cells = <1>; 1785*4882a593Smuzhiyun #size-cells = <1>; 1786*4882a593Smuzhiyun ranges = <0x0 0x6c000 0x1000>; 1787*4882a593Smuzhiyun 1788*4882a593Smuzhiyun uart2: serial@0 { 1789*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1790*4882a593Smuzhiyun reg = <0x0 0x100>; 1791*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 1792*4882a593Smuzhiyun clock-frequency = <48000000>; 1793*4882a593Smuzhiyun }; 1794*4882a593Smuzhiyun }; 1795*4882a593Smuzhiyun 1796*4882a593Smuzhiyun target-module@6e000 { /* 0x4806e000, ap 30 1c.1 */ 1797*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1798*4882a593Smuzhiyun reg = <0x6e050 0x4>, 1799*4882a593Smuzhiyun <0x6e054 0x4>, 1800*4882a593Smuzhiyun <0x6e058 0x4>; 1801*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1802*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP | 1803*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1804*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1805*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1806*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1807*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1808*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1809*4882a593Smuzhiyun ti,syss-mask = <1>; 1810*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1811*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_UART4_CLKCTRL 0>; 1812*4882a593Smuzhiyun clock-names = "fck"; 1813*4882a593Smuzhiyun #address-cells = <1>; 1814*4882a593Smuzhiyun #size-cells = <1>; 1815*4882a593Smuzhiyun ranges = <0x0 0x6e000 0x1000>; 1816*4882a593Smuzhiyun 1817*4882a593Smuzhiyun uart4: serial@0 { 1818*4882a593Smuzhiyun compatible = "ti,omap4-uart"; 1819*4882a593Smuzhiyun reg = <0x0 0x100>; 1820*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1821*4882a593Smuzhiyun clock-frequency = <48000000>; 1822*4882a593Smuzhiyun }; 1823*4882a593Smuzhiyun }; 1824*4882a593Smuzhiyun 1825*4882a593Smuzhiyun target-module@70000 { /* 0x48070000, ap 32 28.0 */ 1826*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1827*4882a593Smuzhiyun reg = <0x70000 0x8>, 1828*4882a593Smuzhiyun <0x70010 0x8>, 1829*4882a593Smuzhiyun <0x70090 0x8>; 1830*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1831*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1832*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1833*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1834*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1835*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1836*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1837*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1838*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1839*4882a593Smuzhiyun ti,syss-mask = <1>; 1840*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1841*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_I2C1_CLKCTRL 0>; 1842*4882a593Smuzhiyun clock-names = "fck"; 1843*4882a593Smuzhiyun #address-cells = <1>; 1844*4882a593Smuzhiyun #size-cells = <1>; 1845*4882a593Smuzhiyun ranges = <0x0 0x70000 0x1000>; 1846*4882a593Smuzhiyun 1847*4882a593Smuzhiyun i2c1: i2c@0 { 1848*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1849*4882a593Smuzhiyun reg = <0x0 0x100>; 1850*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 1851*4882a593Smuzhiyun #address-cells = <1>; 1852*4882a593Smuzhiyun #size-cells = <0>; 1853*4882a593Smuzhiyun }; 1854*4882a593Smuzhiyun }; 1855*4882a593Smuzhiyun 1856*4882a593Smuzhiyun target-module@72000 { /* 0x48072000, ap 34 30.0 */ 1857*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1858*4882a593Smuzhiyun reg = <0x72000 0x8>, 1859*4882a593Smuzhiyun <0x72010 0x8>, 1860*4882a593Smuzhiyun <0x72090 0x8>; 1861*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1862*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1863*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1864*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1865*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1866*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1867*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1868*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1869*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1870*4882a593Smuzhiyun ti,syss-mask = <1>; 1871*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1872*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_I2C2_CLKCTRL 0>; 1873*4882a593Smuzhiyun clock-names = "fck"; 1874*4882a593Smuzhiyun #address-cells = <1>; 1875*4882a593Smuzhiyun #size-cells = <1>; 1876*4882a593Smuzhiyun ranges = <0x0 0x72000 0x1000>; 1877*4882a593Smuzhiyun 1878*4882a593Smuzhiyun i2c2: i2c@0 { 1879*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 1880*4882a593Smuzhiyun reg = <0x0 0x100>; 1881*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 1882*4882a593Smuzhiyun #address-cells = <1>; 1883*4882a593Smuzhiyun #size-cells = <0>; 1884*4882a593Smuzhiyun }; 1885*4882a593Smuzhiyun }; 1886*4882a593Smuzhiyun 1887*4882a593Smuzhiyun target-module@76000 { /* 0x48076000, ap 39 38.0 */ 1888*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 1889*4882a593Smuzhiyun reg = <0x76000 0x4>, 1890*4882a593Smuzhiyun <0x76010 0x4>; 1891*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1892*4882a593Smuzhiyun ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>; 1893*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1894*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1895*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1896*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1897*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1898*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_SLIMBUS2_CLKCTRL 0>; 1899*4882a593Smuzhiyun clock-names = "fck"; 1900*4882a593Smuzhiyun #address-cells = <1>; 1901*4882a593Smuzhiyun #size-cells = <1>; 1902*4882a593Smuzhiyun ranges = <0x0 0x76000 0x1000>; 1903*4882a593Smuzhiyun 1904*4882a593Smuzhiyun /* No child device binding or driver in mainline */ 1905*4882a593Smuzhiyun }; 1906*4882a593Smuzhiyun 1907*4882a593Smuzhiyun target-module@78000 { /* 0x48078000, ap 41 1a.0 */ 1908*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1909*4882a593Smuzhiyun reg = <0x78000 0x4>, 1910*4882a593Smuzhiyun <0x78010 0x4>, 1911*4882a593Smuzhiyun <0x78014 0x4>; 1912*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1913*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1914*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1915*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1916*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1917*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1918*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 1919*4882a593Smuzhiyun ti,syss-mask = <1>; 1920*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1921*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_ELM_CLKCTRL 0>; 1922*4882a593Smuzhiyun clock-names = "fck"; 1923*4882a593Smuzhiyun #address-cells = <1>; 1924*4882a593Smuzhiyun #size-cells = <1>; 1925*4882a593Smuzhiyun ranges = <0x0 0x78000 0x1000>; 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun elm: elm@0 { 1928*4882a593Smuzhiyun compatible = "ti,am3352-elm"; 1929*4882a593Smuzhiyun reg = <0x0 0x2000>; 1930*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 1931*4882a593Smuzhiyun status = "disabled"; 1932*4882a593Smuzhiyun }; 1933*4882a593Smuzhiyun }; 1934*4882a593Smuzhiyun 1935*4882a593Smuzhiyun target-module@86000 { /* 0x48086000, ap 43 24.0 */ 1936*4882a593Smuzhiyun compatible = "ti,sysc-omap2-timer", "ti,sysc"; 1937*4882a593Smuzhiyun reg = <0x86000 0x4>, 1938*4882a593Smuzhiyun <0x86010 0x4>, 1939*4882a593Smuzhiyun <0x86014 0x4>; 1940*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 1941*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 1942*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 1943*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 1944*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 1945*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 1946*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1947*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1948*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 1949*4882a593Smuzhiyun ti,syss-mask = <1>; 1950*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1951*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 0>; 1952*4882a593Smuzhiyun clock-names = "fck"; 1953*4882a593Smuzhiyun #address-cells = <1>; 1954*4882a593Smuzhiyun #size-cells = <1>; 1955*4882a593Smuzhiyun ranges = <0x0 0x86000 0x1000>; 1956*4882a593Smuzhiyun 1957*4882a593Smuzhiyun timer10: timer@0 { 1958*4882a593Smuzhiyun compatible = "ti,omap3430-timer"; 1959*4882a593Smuzhiyun reg = <0x0 0x80>; 1960*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 24>, 1961*4882a593Smuzhiyun <&sys_clkin_ck>; 1962*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1963*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 1964*4882a593Smuzhiyun ti,timer-pwm; 1965*4882a593Smuzhiyun }; 1966*4882a593Smuzhiyun }; 1967*4882a593Smuzhiyun 1968*4882a593Smuzhiyun target-module@88000 { /* 0x48088000, ap 45 2e.0 */ 1969*4882a593Smuzhiyun compatible = "ti,sysc-omap4-timer", "ti,sysc"; 1970*4882a593Smuzhiyun reg = <0x88000 0x4>, 1971*4882a593Smuzhiyun <0x88010 0x4>; 1972*4882a593Smuzhiyun reg-names = "rev", "sysc"; 1973*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 1974*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 1975*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 1976*4882a593Smuzhiyun <SYSC_IDLE_NO>, 1977*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 1978*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 1979*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 1980*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 0>; 1981*4882a593Smuzhiyun clock-names = "fck"; 1982*4882a593Smuzhiyun #address-cells = <1>; 1983*4882a593Smuzhiyun #size-cells = <1>; 1984*4882a593Smuzhiyun ranges = <0x0 0x88000 0x1000>; 1985*4882a593Smuzhiyun 1986*4882a593Smuzhiyun timer11: timer@0 { 1987*4882a593Smuzhiyun compatible = "ti,omap4430-timer"; 1988*4882a593Smuzhiyun reg = <0x0 0x80>; 1989*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 24>, 1990*4882a593Smuzhiyun <&sys_clkin_ck>; 1991*4882a593Smuzhiyun clock-names = "fck", "timer_sys_ck"; 1992*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 1993*4882a593Smuzhiyun ti,timer-pwm; 1994*4882a593Smuzhiyun }; 1995*4882a593Smuzhiyun }; 1996*4882a593Smuzhiyun 1997*4882a593Smuzhiyun rng_target: target-module@90000 { /* 0x48090000, ap 57 2a.0 */ 1998*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 1999*4882a593Smuzhiyun reg = <0x91fe0 0x4>, 2000*4882a593Smuzhiyun <0x91fe4 0x4>; 2001*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2002*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_AUTOIDLE)>; 2003*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2004*4882a593Smuzhiyun <SYSC_IDLE_NO>; 2005*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4_secure_clkdm */ 2006*4882a593Smuzhiyun clocks = <&l4_secure_clkctrl OMAP4_RNG_CLKCTRL 0>; 2007*4882a593Smuzhiyun clock-names = "fck"; 2008*4882a593Smuzhiyun #address-cells = <1>; 2009*4882a593Smuzhiyun #size-cells = <1>; 2010*4882a593Smuzhiyun ranges = <0x0 0x90000 0x2000>; 2011*4882a593Smuzhiyun 2012*4882a593Smuzhiyun rng: rng@0 { 2013*4882a593Smuzhiyun compatible = "ti,omap4-rng"; 2014*4882a593Smuzhiyun reg = <0x0 0x2000>; 2015*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 2016*4882a593Smuzhiyun }; 2017*4882a593Smuzhiyun }; 2018*4882a593Smuzhiyun 2019*4882a593Smuzhiyun target-module@96000 { /* 0x48096000, ap 37 26.0 */ 2020*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2021*4882a593Smuzhiyun reg = <0x9608c 0x4>; 2022*4882a593Smuzhiyun reg-names = "sysc"; 2023*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 2024*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 2025*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET)>; 2026*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2027*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2028*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 2029*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2030*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MCBSP4_CLKCTRL 0>; 2031*4882a593Smuzhiyun clock-names = "fck"; 2032*4882a593Smuzhiyun #address-cells = <1>; 2033*4882a593Smuzhiyun #size-cells = <1>; 2034*4882a593Smuzhiyun ranges = <0x0 0x96000 0x1000>; 2035*4882a593Smuzhiyun 2036*4882a593Smuzhiyun mcbsp4: mcbsp@0 { 2037*4882a593Smuzhiyun compatible = "ti,omap4-mcbsp"; 2038*4882a593Smuzhiyun reg = <0x0 0xff>; /* L4 Interconnect */ 2039*4882a593Smuzhiyun reg-names = "mpu"; 2040*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 2041*4882a593Smuzhiyun interrupt-names = "common"; 2042*4882a593Smuzhiyun ti,buffer-size = <128>; 2043*4882a593Smuzhiyun dmas = <&sdma 31>, 2044*4882a593Smuzhiyun <&sdma 32>; 2045*4882a593Smuzhiyun dma-names = "tx", "rx"; 2046*4882a593Smuzhiyun status = "disabled"; 2047*4882a593Smuzhiyun }; 2048*4882a593Smuzhiyun }; 2049*4882a593Smuzhiyun 2050*4882a593Smuzhiyun target-module@98000 { /* 0x48098000, ap 49 22.0 */ 2051*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2052*4882a593Smuzhiyun reg = <0x98000 0x4>, 2053*4882a593Smuzhiyun <0x98010 0x4>; 2054*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2055*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2056*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2057*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2058*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2059*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2060*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2061*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2062*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MCSPI1_CLKCTRL 0>; 2063*4882a593Smuzhiyun clock-names = "fck"; 2064*4882a593Smuzhiyun #address-cells = <1>; 2065*4882a593Smuzhiyun #size-cells = <1>; 2066*4882a593Smuzhiyun ranges = <0x0 0x98000 0x1000>; 2067*4882a593Smuzhiyun 2068*4882a593Smuzhiyun mcspi1: spi@0 { 2069*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2070*4882a593Smuzhiyun reg = <0x0 0x200>; 2071*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 2072*4882a593Smuzhiyun #address-cells = <1>; 2073*4882a593Smuzhiyun #size-cells = <0>; 2074*4882a593Smuzhiyun ti,spi-num-cs = <4>; 2075*4882a593Smuzhiyun dmas = <&sdma 35>, 2076*4882a593Smuzhiyun <&sdma 36>, 2077*4882a593Smuzhiyun <&sdma 37>, 2078*4882a593Smuzhiyun <&sdma 38>, 2079*4882a593Smuzhiyun <&sdma 39>, 2080*4882a593Smuzhiyun <&sdma 40>, 2081*4882a593Smuzhiyun <&sdma 41>, 2082*4882a593Smuzhiyun <&sdma 42>; 2083*4882a593Smuzhiyun dma-names = "tx0", "rx0", "tx1", "rx1", 2084*4882a593Smuzhiyun "tx2", "rx2", "tx3", "rx3"; 2085*4882a593Smuzhiyun }; 2086*4882a593Smuzhiyun }; 2087*4882a593Smuzhiyun 2088*4882a593Smuzhiyun target-module@9a000 { /* 0x4809a000, ap 51 2c.0 */ 2089*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2090*4882a593Smuzhiyun reg = <0x9a000 0x4>, 2091*4882a593Smuzhiyun <0x9a010 0x4>; 2092*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2093*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2094*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2095*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2096*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2097*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2098*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2099*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2100*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MCSPI2_CLKCTRL 0>; 2101*4882a593Smuzhiyun clock-names = "fck"; 2102*4882a593Smuzhiyun #address-cells = <1>; 2103*4882a593Smuzhiyun #size-cells = <1>; 2104*4882a593Smuzhiyun ranges = <0x0 0x9a000 0x1000>; 2105*4882a593Smuzhiyun 2106*4882a593Smuzhiyun mcspi2: spi@0 { 2107*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2108*4882a593Smuzhiyun reg = <0x0 0x200>; 2109*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 2110*4882a593Smuzhiyun #address-cells = <1>; 2111*4882a593Smuzhiyun #size-cells = <0>; 2112*4882a593Smuzhiyun ti,spi-num-cs = <2>; 2113*4882a593Smuzhiyun dmas = <&sdma 43>, 2114*4882a593Smuzhiyun <&sdma 44>, 2115*4882a593Smuzhiyun <&sdma 45>, 2116*4882a593Smuzhiyun <&sdma 46>; 2117*4882a593Smuzhiyun dma-names = "tx0", "rx0", "tx1", "rx1"; 2118*4882a593Smuzhiyun }; 2119*4882a593Smuzhiyun }; 2120*4882a593Smuzhiyun 2121*4882a593Smuzhiyun target-module@9c000 { /* 0x4809c000, ap 53 36.0 */ 2122*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2123*4882a593Smuzhiyun reg = <0x9c000 0x4>, 2124*4882a593Smuzhiyun <0x9c010 0x4>; 2125*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2126*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2127*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2128*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2129*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2130*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2131*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2132*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2133*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2134*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2135*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2136*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 2137*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_MMC1_CLKCTRL 0>; 2138*4882a593Smuzhiyun clock-names = "fck"; 2139*4882a593Smuzhiyun #address-cells = <1>; 2140*4882a593Smuzhiyun #size-cells = <1>; 2141*4882a593Smuzhiyun ranges = <0x0 0x9c000 0x1000>; 2142*4882a593Smuzhiyun 2143*4882a593Smuzhiyun mmc1: mmc@0 { 2144*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2145*4882a593Smuzhiyun reg = <0x0 0x400>; 2146*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 2147*4882a593Smuzhiyun ti,dual-volt; 2148*4882a593Smuzhiyun ti,needs-special-reset; 2149*4882a593Smuzhiyun dmas = <&sdma 61>, <&sdma 62>; 2150*4882a593Smuzhiyun dma-names = "tx", "rx"; 2151*4882a593Smuzhiyun pbias-supply = <&pbias_mmc_reg>; 2152*4882a593Smuzhiyun }; 2153*4882a593Smuzhiyun }; 2154*4882a593Smuzhiyun 2155*4882a593Smuzhiyun target-module@9e000 { /* 0x4809e000, ap 55 48.0 */ 2156*4882a593Smuzhiyun compatible = "ti,sysc"; 2157*4882a593Smuzhiyun status = "disabled"; 2158*4882a593Smuzhiyun #address-cells = <1>; 2159*4882a593Smuzhiyun #size-cells = <1>; 2160*4882a593Smuzhiyun ranges = <0x0 0x9e000 0x1000>; 2161*4882a593Smuzhiyun }; 2162*4882a593Smuzhiyun 2163*4882a593Smuzhiyun target-module@a2000 { /* 0x480a2000, ap 79 3a.0 */ 2164*4882a593Smuzhiyun compatible = "ti,sysc"; 2165*4882a593Smuzhiyun status = "disabled"; 2166*4882a593Smuzhiyun #address-cells = <1>; 2167*4882a593Smuzhiyun #size-cells = <1>; 2168*4882a593Smuzhiyun ranges = <0x0 0xa2000 0x1000>; 2169*4882a593Smuzhiyun }; 2170*4882a593Smuzhiyun 2171*4882a593Smuzhiyun target-module@a4000 { /* 0x480a4000, ap 59 34.0 */ 2172*4882a593Smuzhiyun compatible = "ti,sysc"; 2173*4882a593Smuzhiyun status = "disabled"; 2174*4882a593Smuzhiyun #address-cells = <1>; 2175*4882a593Smuzhiyun #size-cells = <1>; 2176*4882a593Smuzhiyun ranges = <0x00000000 0x000a4000 0x00001000>, 2177*4882a593Smuzhiyun <0x00001000 0x000a5000 0x00001000>; 2178*4882a593Smuzhiyun }; 2179*4882a593Smuzhiyun 2180*4882a593Smuzhiyun des_target: target-module@a5000 { /* 0x480a5000 */ 2181*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2182*4882a593Smuzhiyun reg = <0xa5030 0x4>, 2183*4882a593Smuzhiyun <0xa5034 0x4>, 2184*4882a593Smuzhiyun <0xa5038 0x4>; 2185*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2186*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 2187*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2188*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2189*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2190*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2191*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2192*4882a593Smuzhiyun ti,syss-mask = <1>; 2193*4882a593Smuzhiyun /* Domains (P, C): l4per_pwrdm, l4_secure_clkdm */ 2194*4882a593Smuzhiyun clocks = <&l4_secure_clkctrl OMAP4_DES3DES_CLKCTRL 0>; 2195*4882a593Smuzhiyun clock-names = "fck"; 2196*4882a593Smuzhiyun #address-cells = <1>; 2197*4882a593Smuzhiyun #size-cells = <1>; 2198*4882a593Smuzhiyun ranges = <0 0xa5000 0x00001000>; 2199*4882a593Smuzhiyun 2200*4882a593Smuzhiyun des: des@0 { 2201*4882a593Smuzhiyun compatible = "ti,omap4-des"; 2202*4882a593Smuzhiyun reg = <0 0xa0>; 2203*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 2204*4882a593Smuzhiyun dmas = <&sdma 117>, <&sdma 116>; 2205*4882a593Smuzhiyun dma-names = "tx", "rx"; 2206*4882a593Smuzhiyun }; 2207*4882a593Smuzhiyun }; 2208*4882a593Smuzhiyun 2209*4882a593Smuzhiyun target-module@a8000 { /* 0x480a8000, ap 61 3e.0 */ 2210*4882a593Smuzhiyun compatible = "ti,sysc"; 2211*4882a593Smuzhiyun status = "disabled"; 2212*4882a593Smuzhiyun #address-cells = <1>; 2213*4882a593Smuzhiyun #size-cells = <1>; 2214*4882a593Smuzhiyun ranges = <0x0 0xa8000 0x4000>; 2215*4882a593Smuzhiyun }; 2216*4882a593Smuzhiyun 2217*4882a593Smuzhiyun target-module@ad000 { /* 0x480ad000, ap 63 50.0 */ 2218*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2219*4882a593Smuzhiyun reg = <0xad000 0x4>, 2220*4882a593Smuzhiyun <0xad010 0x4>; 2221*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2222*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2223*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2224*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2225*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2226*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2227*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2228*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2229*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2230*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2231*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2232*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2233*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MMC3_CLKCTRL 0>; 2234*4882a593Smuzhiyun clock-names = "fck"; 2235*4882a593Smuzhiyun #address-cells = <1>; 2236*4882a593Smuzhiyun #size-cells = <1>; 2237*4882a593Smuzhiyun ranges = <0x0 0xad000 0x1000>; 2238*4882a593Smuzhiyun 2239*4882a593Smuzhiyun mmc3: mmc@0 { 2240*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2241*4882a593Smuzhiyun reg = <0x0 0x400>; 2242*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 2243*4882a593Smuzhiyun ti,needs-special-reset; 2244*4882a593Smuzhiyun dmas = <&sdma 77>, <&sdma 78>; 2245*4882a593Smuzhiyun dma-names = "tx", "rx"; 2246*4882a593Smuzhiyun }; 2247*4882a593Smuzhiyun }; 2248*4882a593Smuzhiyun 2249*4882a593Smuzhiyun target-module@b0000 { /* 0x480b0000, ap 47 40.0 */ 2250*4882a593Smuzhiyun compatible = "ti,sysc"; 2251*4882a593Smuzhiyun status = "disabled"; 2252*4882a593Smuzhiyun #address-cells = <1>; 2253*4882a593Smuzhiyun #size-cells = <1>; 2254*4882a593Smuzhiyun ranges = <0x0 0xb0000 0x1000>; 2255*4882a593Smuzhiyun }; 2256*4882a593Smuzhiyun 2257*4882a593Smuzhiyun target-module@b2000 { /* 0x480b2000, ap 65 3c.0 */ 2258*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2259*4882a593Smuzhiyun reg = <0xb2000 0x4>, 2260*4882a593Smuzhiyun <0xb2014 0x4>, 2261*4882a593Smuzhiyun <0xb2018 0x4>; 2262*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2263*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | 2264*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2265*4882a593Smuzhiyun ti,syss-mask = <1>; 2266*4882a593Smuzhiyun ti,no-reset-on-init; 2267*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2268*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_HDQ1W_CLKCTRL 0>; 2269*4882a593Smuzhiyun clock-names = "fck"; 2270*4882a593Smuzhiyun #address-cells = <1>; 2271*4882a593Smuzhiyun #size-cells = <1>; 2272*4882a593Smuzhiyun ranges = <0x0 0xb2000 0x1000>; 2273*4882a593Smuzhiyun 2274*4882a593Smuzhiyun hdqw1w: 1w@0 { 2275*4882a593Smuzhiyun compatible = "ti,omap3-1w"; 2276*4882a593Smuzhiyun reg = <0x0 0x1000>; 2277*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 2278*4882a593Smuzhiyun }; 2279*4882a593Smuzhiyun }; 2280*4882a593Smuzhiyun 2281*4882a593Smuzhiyun target-module@b4000 { /* 0x480b4000, ap 67 46.0 */ 2282*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2283*4882a593Smuzhiyun reg = <0xb4000 0x4>, 2284*4882a593Smuzhiyun <0xb4010 0x4>; 2285*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2286*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2287*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2288*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2289*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2290*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2291*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2292*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2293*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2294*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2295*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2296*4882a593Smuzhiyun /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */ 2297*4882a593Smuzhiyun clocks = <&l3_init_clkctrl OMAP4_MMC2_CLKCTRL 0>; 2298*4882a593Smuzhiyun clock-names = "fck"; 2299*4882a593Smuzhiyun #address-cells = <1>; 2300*4882a593Smuzhiyun #size-cells = <1>; 2301*4882a593Smuzhiyun ranges = <0x0 0xb4000 0x1000>; 2302*4882a593Smuzhiyun 2303*4882a593Smuzhiyun mmc2: mmc@0 { 2304*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2305*4882a593Smuzhiyun reg = <0x0 0x400>; 2306*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 2307*4882a593Smuzhiyun ti,needs-special-reset; 2308*4882a593Smuzhiyun dmas = <&sdma 47>, <&sdma 48>; 2309*4882a593Smuzhiyun dma-names = "tx", "rx"; 2310*4882a593Smuzhiyun }; 2311*4882a593Smuzhiyun }; 2312*4882a593Smuzhiyun 2313*4882a593Smuzhiyun target-module@b8000 { /* 0x480b8000, ap 69 58.0 */ 2314*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2315*4882a593Smuzhiyun reg = <0xb8000 0x4>, 2316*4882a593Smuzhiyun <0xb8010 0x4>; 2317*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2318*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2319*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2320*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2321*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2322*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2323*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2324*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2325*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MCSPI3_CLKCTRL 0>; 2326*4882a593Smuzhiyun clock-names = "fck"; 2327*4882a593Smuzhiyun #address-cells = <1>; 2328*4882a593Smuzhiyun #size-cells = <1>; 2329*4882a593Smuzhiyun ranges = <0x0 0xb8000 0x1000>; 2330*4882a593Smuzhiyun 2331*4882a593Smuzhiyun mcspi3: spi@0 { 2332*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2333*4882a593Smuzhiyun reg = <0x0 0x200>; 2334*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 2335*4882a593Smuzhiyun #address-cells = <1>; 2336*4882a593Smuzhiyun #size-cells = <0>; 2337*4882a593Smuzhiyun ti,spi-num-cs = <2>; 2338*4882a593Smuzhiyun dmas = <&sdma 15>, <&sdma 16>; 2339*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 2340*4882a593Smuzhiyun }; 2341*4882a593Smuzhiyun }; 2342*4882a593Smuzhiyun 2343*4882a593Smuzhiyun target-module@ba000 { /* 0x480ba000, ap 71 32.0 */ 2344*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2345*4882a593Smuzhiyun reg = <0xba000 0x4>, 2346*4882a593Smuzhiyun <0xba010 0x4>; 2347*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2348*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2349*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2350*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2351*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2352*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2353*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2354*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2355*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MCSPI4_CLKCTRL 0>; 2356*4882a593Smuzhiyun clock-names = "fck"; 2357*4882a593Smuzhiyun #address-cells = <1>; 2358*4882a593Smuzhiyun #size-cells = <1>; 2359*4882a593Smuzhiyun ranges = <0x0 0xba000 0x1000>; 2360*4882a593Smuzhiyun 2361*4882a593Smuzhiyun mcspi4: spi@0 { 2362*4882a593Smuzhiyun compatible = "ti,omap4-mcspi"; 2363*4882a593Smuzhiyun reg = <0x0 0x200>; 2364*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 2365*4882a593Smuzhiyun #address-cells = <1>; 2366*4882a593Smuzhiyun #size-cells = <0>; 2367*4882a593Smuzhiyun ti,spi-num-cs = <1>; 2368*4882a593Smuzhiyun dmas = <&sdma 70>, <&sdma 71>; 2369*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 2370*4882a593Smuzhiyun }; 2371*4882a593Smuzhiyun }; 2372*4882a593Smuzhiyun 2373*4882a593Smuzhiyun target-module@d1000 { /* 0x480d1000, ap 73 44.0 */ 2374*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2375*4882a593Smuzhiyun reg = <0xd1000 0x4>, 2376*4882a593Smuzhiyun <0xd1010 0x4>; 2377*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2378*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2379*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2380*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2381*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2382*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2383*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2384*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2385*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2386*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2387*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2388*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2389*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MMC4_CLKCTRL 0>; 2390*4882a593Smuzhiyun clock-names = "fck"; 2391*4882a593Smuzhiyun #address-cells = <1>; 2392*4882a593Smuzhiyun #size-cells = <1>; 2393*4882a593Smuzhiyun ranges = <0x0 0xd1000 0x1000>; 2394*4882a593Smuzhiyun 2395*4882a593Smuzhiyun mmc4: mmc@0 { 2396*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2397*4882a593Smuzhiyun reg = <0x0 0x400>; 2398*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 2399*4882a593Smuzhiyun ti,needs-special-reset; 2400*4882a593Smuzhiyun dmas = <&sdma 57>, <&sdma 58>; 2401*4882a593Smuzhiyun dma-names = "tx", "rx"; 2402*4882a593Smuzhiyun }; 2403*4882a593Smuzhiyun }; 2404*4882a593Smuzhiyun 2405*4882a593Smuzhiyun target-module@d5000 { /* 0x480d5000, ap 75 4e.0 */ 2406*4882a593Smuzhiyun compatible = "ti,sysc-omap4", "ti,sysc"; 2407*4882a593Smuzhiyun reg = <0xd5000 0x4>, 2408*4882a593Smuzhiyun <0xd5010 0x4>; 2409*4882a593Smuzhiyun reg-names = "rev", "sysc"; 2410*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP4_FREEEMU | 2411*4882a593Smuzhiyun SYSC_OMAP4_SOFTRESET)>; 2412*4882a593Smuzhiyun ti,sysc-midle = <SYSC_IDLE_FORCE>, 2413*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2414*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2415*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2416*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2417*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2418*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2419*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2420*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2421*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_MMC5_CLKCTRL 0>; 2422*4882a593Smuzhiyun clock-names = "fck"; 2423*4882a593Smuzhiyun #address-cells = <1>; 2424*4882a593Smuzhiyun #size-cells = <1>; 2425*4882a593Smuzhiyun ranges = <0x0 0xd5000 0x1000>; 2426*4882a593Smuzhiyun 2427*4882a593Smuzhiyun mmc5: mmc@0 { 2428*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 2429*4882a593Smuzhiyun reg = <0x0 0x400>; 2430*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 2431*4882a593Smuzhiyun ti,needs-special-reset; 2432*4882a593Smuzhiyun dmas = <&sdma 59>, <&sdma 60>; 2433*4882a593Smuzhiyun dma-names = "tx", "rx"; 2434*4882a593Smuzhiyun }; 2435*4882a593Smuzhiyun }; 2436*4882a593Smuzhiyun }; 2437*4882a593Smuzhiyun 2438*4882a593Smuzhiyun segment@200000 { /* 0x48200000 */ 2439*4882a593Smuzhiyun compatible = "simple-bus"; 2440*4882a593Smuzhiyun #address-cells = <1>; 2441*4882a593Smuzhiyun #size-cells = <1>; 2442*4882a593Smuzhiyun ranges = <0x00150000 0x00350000 0x001000>, /* ap 77 */ 2443*4882a593Smuzhiyun <0x00151000 0x00351000 0x001000>; /* ap 78 */ 2444*4882a593Smuzhiyun 2445*4882a593Smuzhiyun target-module@150000 { /* 0x48350000, ap 77 4c.0 */ 2446*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 2447*4882a593Smuzhiyun reg = <0x150000 0x8>, 2448*4882a593Smuzhiyun <0x150010 0x8>, 2449*4882a593Smuzhiyun <0x150090 0x8>; 2450*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 2451*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 2452*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 2453*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 2454*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 2455*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 2456*4882a593Smuzhiyun <SYSC_IDLE_NO>, 2457*4882a593Smuzhiyun <SYSC_IDLE_SMART>, 2458*4882a593Smuzhiyun <SYSC_IDLE_SMART_WKUP>; 2459*4882a593Smuzhiyun ti,syss-mask = <1>; 2460*4882a593Smuzhiyun /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */ 2461*4882a593Smuzhiyun clocks = <&l4_per_clkctrl OMAP4_I2C4_CLKCTRL 0>; 2462*4882a593Smuzhiyun clock-names = "fck"; 2463*4882a593Smuzhiyun #address-cells = <1>; 2464*4882a593Smuzhiyun #size-cells = <1>; 2465*4882a593Smuzhiyun ranges = <0x0 0x150000 0x1000>; 2466*4882a593Smuzhiyun 2467*4882a593Smuzhiyun i2c4: i2c@0 { 2468*4882a593Smuzhiyun compatible = "ti,omap4-i2c"; 2469*4882a593Smuzhiyun reg = <0x0 0x100>; 2470*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 2471*4882a593Smuzhiyun #address-cells = <1>; 2472*4882a593Smuzhiyun #size-cells = <0>; 2473*4882a593Smuzhiyun }; 2474*4882a593Smuzhiyun }; 2475*4882a593Smuzhiyun }; 2476*4882a593Smuzhiyun}; 2477*4882a593Smuzhiyun 2478