1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for OMAP34xx/OMAP36xx clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun&cm_clocks { 8*4882a593Smuzhiyun ssi_ssr_gate_fck_3430es2: ssi_ssr_gate_fck_3430es2@a00 { 9*4882a593Smuzhiyun #clock-cells = <0>; 10*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 11*4882a593Smuzhiyun clocks = <&corex2_fck>; 12*4882a593Smuzhiyun ti,bit-shift = <0>; 13*4882a593Smuzhiyun reg = <0x0a00>; 14*4882a593Smuzhiyun }; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun ssi_ssr_div_fck_3430es2: ssi_ssr_div_fck_3430es2@a40 { 17*4882a593Smuzhiyun #clock-cells = <0>; 18*4882a593Smuzhiyun compatible = "ti,composite-divider-clock"; 19*4882a593Smuzhiyun clocks = <&corex2_fck>; 20*4882a593Smuzhiyun ti,bit-shift = <8>; 21*4882a593Smuzhiyun reg = <0x0a40>; 22*4882a593Smuzhiyun ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun ssi_ssr_fck: ssi_ssr_fck_3430es2 { 26*4882a593Smuzhiyun #clock-cells = <0>; 27*4882a593Smuzhiyun compatible = "ti,composite-clock"; 28*4882a593Smuzhiyun clocks = <&ssi_ssr_gate_fck_3430es2>, <&ssi_ssr_div_fck_3430es2>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun ssi_sst_fck: ssi_sst_fck_3430es2 { 32*4882a593Smuzhiyun #clock-cells = <0>; 33*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 34*4882a593Smuzhiyun clocks = <&ssi_ssr_fck>; 35*4882a593Smuzhiyun clock-mult = <1>; 36*4882a593Smuzhiyun clock-div = <2>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun hsotgusb_ick_3430es2: hsotgusb_ick_3430es2@a10 { 40*4882a593Smuzhiyun #clock-cells = <0>; 41*4882a593Smuzhiyun compatible = "ti,omap3-hsotgusb-interface-clock"; 42*4882a593Smuzhiyun clocks = <&core_l3_ick>; 43*4882a593Smuzhiyun reg = <0x0a10>; 44*4882a593Smuzhiyun ti,bit-shift = <4>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun ssi_l4_ick: ssi_l4_ick { 48*4882a593Smuzhiyun #clock-cells = <0>; 49*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 50*4882a593Smuzhiyun clocks = <&l4_ick>; 51*4882a593Smuzhiyun clock-mult = <1>; 52*4882a593Smuzhiyun clock-div = <1>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun ssi_ick: ssi_ick_3430es2@a10 { 56*4882a593Smuzhiyun #clock-cells = <0>; 57*4882a593Smuzhiyun compatible = "ti,omap3-ssi-interface-clock"; 58*4882a593Smuzhiyun clocks = <&ssi_l4_ick>; 59*4882a593Smuzhiyun reg = <0x0a10>; 60*4882a593Smuzhiyun ti,bit-shift = <0>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun usim_gate_fck: usim_gate_fck@c00 { 64*4882a593Smuzhiyun #clock-cells = <0>; 65*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 66*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 67*4882a593Smuzhiyun ti,bit-shift = <9>; 68*4882a593Smuzhiyun reg = <0x0c00>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun sys_d2_ck: sys_d2_ck { 72*4882a593Smuzhiyun #clock-cells = <0>; 73*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 74*4882a593Smuzhiyun clocks = <&sys_ck>; 75*4882a593Smuzhiyun clock-mult = <1>; 76*4882a593Smuzhiyun clock-div = <2>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun omap_96m_d2_fck: omap_96m_d2_fck { 80*4882a593Smuzhiyun #clock-cells = <0>; 81*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 82*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 83*4882a593Smuzhiyun clock-mult = <1>; 84*4882a593Smuzhiyun clock-div = <2>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun omap_96m_d4_fck: omap_96m_d4_fck { 88*4882a593Smuzhiyun #clock-cells = <0>; 89*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 90*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 91*4882a593Smuzhiyun clock-mult = <1>; 92*4882a593Smuzhiyun clock-div = <4>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun omap_96m_d8_fck: omap_96m_d8_fck { 96*4882a593Smuzhiyun #clock-cells = <0>; 97*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 98*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 99*4882a593Smuzhiyun clock-mult = <1>; 100*4882a593Smuzhiyun clock-div = <8>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun omap_96m_d10_fck: omap_96m_d10_fck { 104*4882a593Smuzhiyun #clock-cells = <0>; 105*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 106*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 107*4882a593Smuzhiyun clock-mult = <1>; 108*4882a593Smuzhiyun clock-div = <10>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun dpll5_m2_d4_ck: dpll5_m2_d4_ck { 112*4882a593Smuzhiyun #clock-cells = <0>; 113*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 114*4882a593Smuzhiyun clocks = <&dpll5_m2_ck>; 115*4882a593Smuzhiyun clock-mult = <1>; 116*4882a593Smuzhiyun clock-div = <4>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun dpll5_m2_d8_ck: dpll5_m2_d8_ck { 120*4882a593Smuzhiyun #clock-cells = <0>; 121*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 122*4882a593Smuzhiyun clocks = <&dpll5_m2_ck>; 123*4882a593Smuzhiyun clock-mult = <1>; 124*4882a593Smuzhiyun clock-div = <8>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun dpll5_m2_d16_ck: dpll5_m2_d16_ck { 128*4882a593Smuzhiyun #clock-cells = <0>; 129*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 130*4882a593Smuzhiyun clocks = <&dpll5_m2_ck>; 131*4882a593Smuzhiyun clock-mult = <1>; 132*4882a593Smuzhiyun clock-div = <16>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun dpll5_m2_d20_ck: dpll5_m2_d20_ck { 136*4882a593Smuzhiyun #clock-cells = <0>; 137*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 138*4882a593Smuzhiyun clocks = <&dpll5_m2_ck>; 139*4882a593Smuzhiyun clock-mult = <1>; 140*4882a593Smuzhiyun clock-div = <20>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun usim_mux_fck: usim_mux_fck@c40 { 144*4882a593Smuzhiyun #clock-cells = <0>; 145*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 146*4882a593Smuzhiyun clocks = <&sys_ck>, <&sys_d2_ck>, <&omap_96m_d2_fck>, <&omap_96m_d4_fck>, <&omap_96m_d8_fck>, <&omap_96m_d10_fck>, <&dpll5_m2_d4_ck>, <&dpll5_m2_d8_ck>, <&dpll5_m2_d16_ck>, <&dpll5_m2_d20_ck>; 147*4882a593Smuzhiyun ti,bit-shift = <3>; 148*4882a593Smuzhiyun reg = <0x0c40>; 149*4882a593Smuzhiyun ti,index-starts-at-one; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun usim_fck: usim_fck { 153*4882a593Smuzhiyun #clock-cells = <0>; 154*4882a593Smuzhiyun compatible = "ti,composite-clock"; 155*4882a593Smuzhiyun clocks = <&usim_gate_fck>, <&usim_mux_fck>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun usim_ick: usim_ick@c10 { 159*4882a593Smuzhiyun #clock-cells = <0>; 160*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 161*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 162*4882a593Smuzhiyun reg = <0x0c10>; 163*4882a593Smuzhiyun ti,bit-shift = <9>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun}; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun&cm_clockdomains { 168*4882a593Smuzhiyun core_l3_clkdm: core_l3_clkdm { 169*4882a593Smuzhiyun compatible = "ti,clockdomain"; 170*4882a593Smuzhiyun clocks = <&sdrc_ick>, <&hsotgusb_ick_3430es2>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun wkup_clkdm: wkup_clkdm { 174*4882a593Smuzhiyun compatible = "ti,clockdomain"; 175*4882a593Smuzhiyun clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>, 176*4882a593Smuzhiyun <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>, 177*4882a593Smuzhiyun <&gpt1_ick>, <&usim_ick>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun core_l4_clkdm: core_l4_clkdm { 181*4882a593Smuzhiyun compatible = "ti,clockdomain"; 182*4882a593Smuzhiyun clocks = <&cpefuse_fck>, <&ts_fck>, <&usbtll_fck>, 183*4882a593Smuzhiyun <&usbtll_ick>, <&mmchs3_ick>, <&mmchs3_fck>, 184*4882a593Smuzhiyun <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>, 185*4882a593Smuzhiyun <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>, 186*4882a593Smuzhiyun <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>, 187*4882a593Smuzhiyun <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>, 188*4882a593Smuzhiyun <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>, 189*4882a593Smuzhiyun <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>, 190*4882a593Smuzhiyun <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>, 191*4882a593Smuzhiyun <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>, 192*4882a593Smuzhiyun <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>, 193*4882a593Smuzhiyun <&ssi_ick>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun}; 196