1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for OMAP36xx clock data 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun&cm_clocks { 8*4882a593Smuzhiyun dpll4_ck: dpll4_ck@d00 { 9*4882a593Smuzhiyun #clock-cells = <0>; 10*4882a593Smuzhiyun compatible = "ti,omap3-dpll-per-j-type-clock"; 11*4882a593Smuzhiyun clocks = <&sys_ck>, <&sys_ck>; 12*4882a593Smuzhiyun reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>; 13*4882a593Smuzhiyun }; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun dpll4_m5x2_ck: dpll4_m5x2_ck@d00 { 16*4882a593Smuzhiyun #clock-cells = <0>; 17*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 18*4882a593Smuzhiyun clocks = <&dpll4_m5x2_mul_ck>; 19*4882a593Smuzhiyun ti,bit-shift = <0x1e>; 20*4882a593Smuzhiyun reg = <0x0d00>; 21*4882a593Smuzhiyun ti,set-rate-parent; 22*4882a593Smuzhiyun ti,set-bit-to-disable; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun dpll4_m2x2_ck: dpll4_m2x2_ck@d00 { 26*4882a593Smuzhiyun #clock-cells = <0>; 27*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 28*4882a593Smuzhiyun clocks = <&dpll4_m2x2_mul_ck>; 29*4882a593Smuzhiyun ti,bit-shift = <0x1b>; 30*4882a593Smuzhiyun reg = <0x0d00>; 31*4882a593Smuzhiyun ti,set-bit-to-disable; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun dpll3_m3x2_ck: dpll3_m3x2_ck@d00 { 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 37*4882a593Smuzhiyun clocks = <&dpll3_m3x2_mul_ck>; 38*4882a593Smuzhiyun ti,bit-shift = <0xc>; 39*4882a593Smuzhiyun reg = <0x0d00>; 40*4882a593Smuzhiyun ti,set-bit-to-disable; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun dpll4_m3x2_ck: dpll4_m3x2_ck@d00 { 44*4882a593Smuzhiyun #clock-cells = <0>; 45*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 46*4882a593Smuzhiyun clocks = <&dpll4_m3x2_mul_ck>; 47*4882a593Smuzhiyun ti,bit-shift = <0x1c>; 48*4882a593Smuzhiyun reg = <0x0d00>; 49*4882a593Smuzhiyun ti,set-bit-to-disable; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun dpll4_m6x2_ck: dpll4_m6x2_ck@d00 { 53*4882a593Smuzhiyun #clock-cells = <0>; 54*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 55*4882a593Smuzhiyun clocks = <&dpll4_m6x2_mul_ck>; 56*4882a593Smuzhiyun ti,bit-shift = <0x1f>; 57*4882a593Smuzhiyun reg = <0x0d00>; 58*4882a593Smuzhiyun ti,set-bit-to-disable; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun uart4_fck: uart4_fck@1000 { 62*4882a593Smuzhiyun #clock-cells = <0>; 63*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 64*4882a593Smuzhiyun clocks = <&per_48m_fck>; 65*4882a593Smuzhiyun reg = <0x1000>; 66*4882a593Smuzhiyun ti,bit-shift = <18>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun}; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun&dpll4_m2x2_mul_ck { 71*4882a593Smuzhiyun clock-mult = <1>; 72*4882a593Smuzhiyun}; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun&dpll4_m3x2_mul_ck { 75*4882a593Smuzhiyun clock-mult = <1>; 76*4882a593Smuzhiyun}; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun&dpll4_m4x2_mul_ck { 79*4882a593Smuzhiyun ti,clock-mult = <1>; 80*4882a593Smuzhiyun}; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun&dpll4_m5x2_mul_ck { 83*4882a593Smuzhiyun ti,clock-mult = <1>; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun&dpll4_m6x2_mul_ck { 87*4882a593Smuzhiyun clock-mult = <1>; 88*4882a593Smuzhiyun}; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun&cm_clockdomains { 91*4882a593Smuzhiyun dpll4_clkdm: dpll4_clkdm { 92*4882a593Smuzhiyun compatible = "ti,clockdomain"; 93*4882a593Smuzhiyun clocks = <&dpll4_ck>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun per_clkdm: per_clkdm { 97*4882a593Smuzhiyun compatible = "ti,clockdomain"; 98*4882a593Smuzhiyun clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>, 99*4882a593Smuzhiyun <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>, 100*4882a593Smuzhiyun <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>, 101*4882a593Smuzhiyun <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>, 102*4882a593Smuzhiyun <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>, 103*4882a593Smuzhiyun <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>, 104*4882a593Smuzhiyun <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>, 105*4882a593Smuzhiyun <&mcbsp4_ick>, <&uart4_fck>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun}; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun&dpll4_m4_ck { 110*4882a593Smuzhiyun ti,max-div = <31>; 111*4882a593Smuzhiyun}; 112