xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/omap3430es1-clocks.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for OMAP3430 ES1 clock data
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun&cm_clocks {
8*4882a593Smuzhiyun	gfx_l3_ck: gfx_l3_ck@b10 {
9*4882a593Smuzhiyun		#clock-cells = <0>;
10*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
11*4882a593Smuzhiyun		clocks = <&l3_ick>;
12*4882a593Smuzhiyun		reg = <0x0b10>;
13*4882a593Smuzhiyun		ti,bit-shift = <0>;
14*4882a593Smuzhiyun	};
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	gfx_l3_fck: gfx_l3_fck@b40 {
17*4882a593Smuzhiyun		#clock-cells = <0>;
18*4882a593Smuzhiyun		compatible = "ti,divider-clock";
19*4882a593Smuzhiyun		clocks = <&l3_ick>;
20*4882a593Smuzhiyun		ti,max-div = <7>;
21*4882a593Smuzhiyun		reg = <0x0b40>;
22*4882a593Smuzhiyun		ti,index-starts-at-one;
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	gfx_l3_ick: gfx_l3_ick {
26*4882a593Smuzhiyun		#clock-cells = <0>;
27*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
28*4882a593Smuzhiyun		clocks = <&gfx_l3_ck>;
29*4882a593Smuzhiyun		clock-mult = <1>;
30*4882a593Smuzhiyun		clock-div = <1>;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	gfx_cg1_ck: gfx_cg1_ck@b00 {
34*4882a593Smuzhiyun		#clock-cells = <0>;
35*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
36*4882a593Smuzhiyun		clocks = <&gfx_l3_fck>;
37*4882a593Smuzhiyun		reg = <0x0b00>;
38*4882a593Smuzhiyun		ti,bit-shift = <1>;
39*4882a593Smuzhiyun	};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	gfx_cg2_ck: gfx_cg2_ck@b00 {
42*4882a593Smuzhiyun		#clock-cells = <0>;
43*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
44*4882a593Smuzhiyun		clocks = <&gfx_l3_fck>;
45*4882a593Smuzhiyun		reg = <0x0b00>;
46*4882a593Smuzhiyun		ti,bit-shift = <2>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	d2d_26m_fck: d2d_26m_fck@a00 {
50*4882a593Smuzhiyun		#clock-cells = <0>;
51*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
52*4882a593Smuzhiyun		clocks = <&sys_ck>;
53*4882a593Smuzhiyun		reg = <0x0a00>;
54*4882a593Smuzhiyun		ti,bit-shift = <3>;
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	fshostusb_fck: fshostusb_fck@a00 {
58*4882a593Smuzhiyun		#clock-cells = <0>;
59*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
60*4882a593Smuzhiyun		clocks = <&core_48m_fck>;
61*4882a593Smuzhiyun		reg = <0x0a00>;
62*4882a593Smuzhiyun		ti,bit-shift = <5>;
63*4882a593Smuzhiyun	};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun	ssi_ssr_gate_fck_3430es1: ssi_ssr_gate_fck_3430es1@a00 {
66*4882a593Smuzhiyun		#clock-cells = <0>;
67*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
68*4882a593Smuzhiyun		clocks = <&corex2_fck>;
69*4882a593Smuzhiyun		ti,bit-shift = <0>;
70*4882a593Smuzhiyun		reg = <0x0a00>;
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	ssi_ssr_div_fck_3430es1: ssi_ssr_div_fck_3430es1@a40 {
74*4882a593Smuzhiyun		#clock-cells = <0>;
75*4882a593Smuzhiyun		compatible = "ti,composite-divider-clock";
76*4882a593Smuzhiyun		clocks = <&corex2_fck>;
77*4882a593Smuzhiyun		ti,bit-shift = <8>;
78*4882a593Smuzhiyun		reg = <0x0a40>;
79*4882a593Smuzhiyun		ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun	ssi_ssr_fck: ssi_ssr_fck_3430es1 {
83*4882a593Smuzhiyun		#clock-cells = <0>;
84*4882a593Smuzhiyun		compatible = "ti,composite-clock";
85*4882a593Smuzhiyun		clocks = <&ssi_ssr_gate_fck_3430es1>, <&ssi_ssr_div_fck_3430es1>;
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	ssi_sst_fck: ssi_sst_fck_3430es1 {
89*4882a593Smuzhiyun		#clock-cells = <0>;
90*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
91*4882a593Smuzhiyun		clocks = <&ssi_ssr_fck>;
92*4882a593Smuzhiyun		clock-mult = <1>;
93*4882a593Smuzhiyun		clock-div = <2>;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	hsotgusb_ick_3430es1: hsotgusb_ick_3430es1@a10 {
97*4882a593Smuzhiyun		#clock-cells = <0>;
98*4882a593Smuzhiyun		compatible = "ti,omap3-no-wait-interface-clock";
99*4882a593Smuzhiyun		clocks = <&core_l3_ick>;
100*4882a593Smuzhiyun		reg = <0x0a10>;
101*4882a593Smuzhiyun		ti,bit-shift = <4>;
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	fac_ick: fac_ick@a10 {
105*4882a593Smuzhiyun		#clock-cells = <0>;
106*4882a593Smuzhiyun		compatible = "ti,omap3-interface-clock";
107*4882a593Smuzhiyun		clocks = <&core_l4_ick>;
108*4882a593Smuzhiyun		reg = <0x0a10>;
109*4882a593Smuzhiyun		ti,bit-shift = <8>;
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	ssi_l4_ick: ssi_l4_ick {
113*4882a593Smuzhiyun		#clock-cells = <0>;
114*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
115*4882a593Smuzhiyun		clocks = <&l4_ick>;
116*4882a593Smuzhiyun		clock-mult = <1>;
117*4882a593Smuzhiyun		clock-div = <1>;
118*4882a593Smuzhiyun	};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	ssi_ick: ssi_ick_3430es1@a10 {
121*4882a593Smuzhiyun		#clock-cells = <0>;
122*4882a593Smuzhiyun		compatible = "ti,omap3-no-wait-interface-clock";
123*4882a593Smuzhiyun		clocks = <&ssi_l4_ick>;
124*4882a593Smuzhiyun		reg = <0x0a10>;
125*4882a593Smuzhiyun		ti,bit-shift = <0>;
126*4882a593Smuzhiyun	};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun	usb_l4_gate_ick: usb_l4_gate_ick@a10 {
129*4882a593Smuzhiyun		#clock-cells = <0>;
130*4882a593Smuzhiyun		compatible = "ti,composite-interface-clock";
131*4882a593Smuzhiyun		clocks = <&l4_ick>;
132*4882a593Smuzhiyun		ti,bit-shift = <5>;
133*4882a593Smuzhiyun		reg = <0x0a10>;
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun	usb_l4_div_ick: usb_l4_div_ick@a40 {
137*4882a593Smuzhiyun		#clock-cells = <0>;
138*4882a593Smuzhiyun		compatible = "ti,composite-divider-clock";
139*4882a593Smuzhiyun		clocks = <&l4_ick>;
140*4882a593Smuzhiyun		ti,bit-shift = <4>;
141*4882a593Smuzhiyun		ti,max-div = <1>;
142*4882a593Smuzhiyun		reg = <0x0a40>;
143*4882a593Smuzhiyun		ti,index-starts-at-one;
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun	usb_l4_ick: usb_l4_ick {
147*4882a593Smuzhiyun		#clock-cells = <0>;
148*4882a593Smuzhiyun		compatible = "ti,composite-clock";
149*4882a593Smuzhiyun		clocks = <&usb_l4_gate_ick>, <&usb_l4_div_ick>;
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	dss1_alwon_fck: dss1_alwon_fck_3430es1@e00 {
153*4882a593Smuzhiyun		#clock-cells = <0>;
154*4882a593Smuzhiyun		compatible = "ti,gate-clock";
155*4882a593Smuzhiyun		clocks = <&dpll4_m4x2_ck>;
156*4882a593Smuzhiyun		ti,bit-shift = <0>;
157*4882a593Smuzhiyun		reg = <0x0e00>;
158*4882a593Smuzhiyun		ti,set-rate-parent;
159*4882a593Smuzhiyun	};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun	dss_ick: dss_ick_3430es1@e10 {
162*4882a593Smuzhiyun		#clock-cells = <0>;
163*4882a593Smuzhiyun		compatible = "ti,omap3-no-wait-interface-clock";
164*4882a593Smuzhiyun		clocks = <&l4_ick>;
165*4882a593Smuzhiyun		reg = <0x0e10>;
166*4882a593Smuzhiyun		ti,bit-shift = <0>;
167*4882a593Smuzhiyun	};
168*4882a593Smuzhiyun};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun&cm_clockdomains {
171*4882a593Smuzhiyun	core_l3_clkdm: core_l3_clkdm {
172*4882a593Smuzhiyun		compatible = "ti,clockdomain";
173*4882a593Smuzhiyun		clocks = <&sdrc_ick>, <&hsotgusb_ick_3430es1>;
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun	gfx_3430es1_clkdm: gfx_3430es1_clkdm {
177*4882a593Smuzhiyun		compatible = "ti,clockdomain";
178*4882a593Smuzhiyun		clocks = <&gfx_l3_ck>, <&gfx_cg1_ck>, <&gfx_cg2_ck>;
179*4882a593Smuzhiyun	};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun	dss_clkdm: dss_clkdm {
182*4882a593Smuzhiyun		compatible = "ti,clockdomain";
183*4882a593Smuzhiyun		clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>,
184*4882a593Smuzhiyun			 <&dss1_alwon_fck>, <&dss_ick>;
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	d2d_clkdm: d2d_clkdm {
188*4882a593Smuzhiyun		compatible = "ti,clockdomain";
189*4882a593Smuzhiyun		clocks = <&d2d_26m_fck>;
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	core_l4_clkdm: core_l4_clkdm {
193*4882a593Smuzhiyun		compatible = "ti,clockdomain";
194*4882a593Smuzhiyun		clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>,
195*4882a593Smuzhiyun			 <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>,
196*4882a593Smuzhiyun			 <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>,
197*4882a593Smuzhiyun			 <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>,
198*4882a593Smuzhiyun			 <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>,
199*4882a593Smuzhiyun			 <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>,
200*4882a593Smuzhiyun			 <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>,
201*4882a593Smuzhiyun			 <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>,
202*4882a593Smuzhiyun			 <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>,
203*4882a593Smuzhiyun			 <&fshostusb_fck>, <&fac_ick>, <&ssi_ick>;
204*4882a593Smuzhiyun	};
205*4882a593Smuzhiyun};
206