xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/omap3-lilly-dbb056.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2014 Christoph Fritz <chf.fritzc@googlemail.com>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun/dts-v1/;
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include "omap3-lilly-a83x.dtsi"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "INCOstartec LILLY-DBB056 (DM3730)";
11*4882a593Smuzhiyun	compatible = "incostartec,omap3-lilly-dbb056", "incostartec,omap3-lilly-a83x", "ti,omap3630", "ti,omap36xx", "ti,omap3";
12*4882a593Smuzhiyun};
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun&twl {
15*4882a593Smuzhiyun	vaux2: regulator-vaux2 {
16*4882a593Smuzhiyun		compatible = "ti,twl4030-vaux2";
17*4882a593Smuzhiyun		regulator-min-microvolt = <2800000>;
18*4882a593Smuzhiyun		regulator-max-microvolt = <2800000>;
19*4882a593Smuzhiyun		regulator-always-on;
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun&omap3_pmx_core {
24*4882a593Smuzhiyun	pinctrl-names = "default";
25*4882a593Smuzhiyun	pinctrl-0 = <&lcd_pins>;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	lan9117_pins: pinmux_lan9117_pins {
28*4882a593Smuzhiyun		pinctrl-single,pins = <
29*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2114, PIN_INPUT | MUX_MODE4)   /* cam_fld.gpio_98 */
30*4882a593Smuzhiyun		>;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	gpio4_pins: pinmux_gpio4_pins {
34*4882a593Smuzhiyun		pinctrl-single,pins = <
35*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x212e, PIN_INPUT | MUX_MODE4)   /* cam_xclkb.gpio_111 -> sja1000 IRQ */
36*4882a593Smuzhiyun		>;
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	gpio5_pins: pinmux_gpio5_pins {
40*4882a593Smuzhiyun		pinctrl-single,pins = <
41*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x218c, PIN_OUTPUT | PIN_OFF_OUTPUT_HIGH | MUX_MODE4)   /* mcbsp1_clk.gpio_156 -> enable DSS */
42*4882a593Smuzhiyun		>;
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	lcd_pins: pinmux_lcd_pins {
46*4882a593Smuzhiyun		pinctrl-single,pins = <
47*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20d4, PIN_OUTPUT | MUX_MODE0)   /* dss_pclk.dss_pclk */
48*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20d6, PIN_OUTPUT | MUX_MODE0)   /* dss_hsync.dss_hsync */
49*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20d8, PIN_OUTPUT | MUX_MODE0)   /* dss_vsync.dss_vsync */
50*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20da, PIN_OUTPUT | MUX_MODE0)   /* dss_acbias.dss_acbias */
51*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20dc, PIN_OUTPUT | MUX_MODE0)   /* dss_data0.dss_data0 */
52*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20de, PIN_OUTPUT | MUX_MODE0)   /* dss_data1.dss_data1 */
53*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20e0, PIN_OUTPUT | MUX_MODE0)   /* dss_data2.dss_data2 */
54*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20e2, PIN_OUTPUT | MUX_MODE0)   /* dss_data3.dss_data3 */
55*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20e4, PIN_OUTPUT | MUX_MODE0)   /* dss_data4.dss_data4 */
56*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20e6, PIN_OUTPUT | MUX_MODE0)   /* dss_data5.dss_data5 */
57*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20e8, PIN_OUTPUT | MUX_MODE0)   /* dss_data6.dss_data6 */
58*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20ea, PIN_OUTPUT | MUX_MODE0)   /* dss_data7.dss_data7 */
59*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20ec, PIN_OUTPUT | MUX_MODE0)   /* dss_data8.dss_data8 */
60*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20ee, PIN_OUTPUT | MUX_MODE0)   /* dss_data9.dss_data9 */
61*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20f0, PIN_OUTPUT | MUX_MODE0)   /* dss_data10.dss_data10 */
62*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20f2, PIN_OUTPUT | MUX_MODE0)   /* dss_data11.dss_data11 */
63*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20f4, PIN_OUTPUT | MUX_MODE0)   /* dss_data12.dss_data12 */
64*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20f6, PIN_OUTPUT | MUX_MODE0)   /* dss_data13.dss_data13 */
65*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20f8, PIN_OUTPUT | MUX_MODE0)   /* dss_data14.dss_data14 */
66*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20fa, PIN_OUTPUT | MUX_MODE0)   /* dss_data15.dss_data15 */
67*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20fc, PIN_OUTPUT | MUX_MODE0)   /* dss_data16.dss_data16 */
68*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x20fe, PIN_OUTPUT | MUX_MODE0)   /* dss_data17.dss_data17 */
69*4882a593Smuzhiyun		>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	mmc2_pins: pinmux_mmc2_pins {
73*4882a593Smuzhiyun		pinctrl-single,pins = <
74*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2158, PIN_INPUT_PULLUP | MUX_MODE0)   /* sdmmc2_clk.sdmmc2_clk */
75*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x215a, PIN_INPUT_PULLUP | MUX_MODE0)   /* sdmmc2_cmd.sdmmc2_cmd */
76*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x215c, PIN_INPUT_PULLUP | MUX_MODE0)   /* sdmmc2_dat0.sdmmc2_dat0 */
77*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x215e, PIN_INPUT_PULLUP | MUX_MODE0)   /* sdmmc2_dat1.sdmmc2_dat1 */
78*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2160, PIN_INPUT_PULLUP | MUX_MODE0)   /* sdmmc2_dat2.sdmmc2_dat2 */
79*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2162, PIN_INPUT_PULLUP | MUX_MODE0)   /* sdmmc2_dat3.sdmmc2_dat3 */
80*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2164, PIN_OUTPUT | MUX_MODE1)   /* sdmmc2_dat4.sdmmc2_dir_dat0 */
81*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2166, PIN_OUTPUT | MUX_MODE1)   /* sdmmc2_dat5.sdmmc2_dir_dat1 */
82*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x2168, PIN_OUTPUT | MUX_MODE1)   /* sdmmc2_dat6.sdmmc2_dir_cmd */
83*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x216a, PIN_INPUT | MUX_MODE1)    /* sdmmc2_dat7.sdmmc2_clkin */
84*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x219a, PIN_INPUT_PULLUP | MUX_MODE4)   /* uart3_cts_rctx.gpio_163 -> wp */
85*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x219c, PIN_INPUT_PULLUP | MUX_MODE4)   /* uart3_rts_sd.gpio_164 -> cd */
86*4882a593Smuzhiyun		>;
87*4882a593Smuzhiyun	};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun	spi1_pins: pinmux_spi1_pins {
90*4882a593Smuzhiyun		pinctrl-single,pins = <
91*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x21c8, PIN_INPUT | MUX_MODE0)   /* mcspi1_clk.mcspi1_clk */
92*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x21ca, PIN_INPUT | MUX_MODE0)   /* mcspi1_simo.mcspi1_simo */
93*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x21cc, PIN_INPUT | MUX_MODE0)   /* mcspi1_somi.mcspi1_somi */
94*4882a593Smuzhiyun			OMAP3_CORE1_IOPAD(0x21ce, PIN_INPUT_PULLDOWN | MUX_MODE0)   /* mcspi1_cs0.mcspi1_cs0 */
95*4882a593Smuzhiyun		>;
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun&gpio4 {
100*4882a593Smuzhiyun	pinctrl-names = "default";
101*4882a593Smuzhiyun	pinctrl-0 = <&gpio4_pins>;
102*4882a593Smuzhiyun};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun&gpio5 {
105*4882a593Smuzhiyun	pinctrl-names = "default";
106*4882a593Smuzhiyun	pinctrl-0 = <&gpio5_pins>;
107*4882a593Smuzhiyun};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun&mmc2 {
110*4882a593Smuzhiyun	status = "okay";
111*4882a593Smuzhiyun	bus-width = <4>;
112*4882a593Smuzhiyun	vmmc-supply = <&vmmc1>;
113*4882a593Smuzhiyun	cd-gpios = <&gpio6 4 GPIO_ACTIVE_HIGH>;   /* gpio_164 */
114*4882a593Smuzhiyun	wp-gpios = <&gpio6 3 GPIO_ACTIVE_HIGH>;   /* gpio_163 */
115*4882a593Smuzhiyun	pinctrl-names = "default";
116*4882a593Smuzhiyun	pinctrl-0 = <&mmc2_pins>;
117*4882a593Smuzhiyun	ti,dual-volt;
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&mcspi1 {
121*4882a593Smuzhiyun	status = "okay";
122*4882a593Smuzhiyun	pinctrl-names = "default";
123*4882a593Smuzhiyun	pinctrl-0 = <&spi1_pins>;
124*4882a593Smuzhiyun};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun&gpmc {
127*4882a593Smuzhiyun	ranges = <0 0 0x30000000 0x1000000>,   /* nand assigned by COM a83x */
128*4882a593Smuzhiyun		<4 0 0x20000000 0x01000000>,
129*4882a593Smuzhiyun		<7 0 0x15000000 0x01000000>;   /* eth assigend by COM a83x */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun	ethernet@4,0 {
132*4882a593Smuzhiyun		compatible = "smsc,lan9117", "smsc,lan9115";
133*4882a593Smuzhiyun		bank-width = <2>;
134*4882a593Smuzhiyun		gpmc,mux-add-data = <2>;
135*4882a593Smuzhiyun		gpmc,cs-on-ns = <10>;
136*4882a593Smuzhiyun		gpmc,cs-rd-off-ns = <65>;
137*4882a593Smuzhiyun		gpmc,cs-wr-off-ns = <65>;
138*4882a593Smuzhiyun		gpmc,adv-on-ns = <0>;
139*4882a593Smuzhiyun		gpmc,adv-rd-off-ns = <10>;
140*4882a593Smuzhiyun		gpmc,adv-wr-off-ns = <10>;
141*4882a593Smuzhiyun		gpmc,oe-on-ns = <10>;
142*4882a593Smuzhiyun		gpmc,oe-off-ns = <65>;
143*4882a593Smuzhiyun		gpmc,we-on-ns = <10>;
144*4882a593Smuzhiyun		gpmc,we-off-ns = <65>;
145*4882a593Smuzhiyun		gpmc,rd-cycle-ns = <100>;
146*4882a593Smuzhiyun		gpmc,wr-cycle-ns = <100>;
147*4882a593Smuzhiyun		gpmc,access-ns = <60>;
148*4882a593Smuzhiyun		gpmc,page-burst-access-ns = <5>;
149*4882a593Smuzhiyun		gpmc,bus-turnaround-ns = <0>;
150*4882a593Smuzhiyun		gpmc,cycle2cycle-delay-ns = <75>;
151*4882a593Smuzhiyun		gpmc,wr-data-mux-bus-ns = <15>;
152*4882a593Smuzhiyun		gpmc,wr-access-ns = <75>;
153*4882a593Smuzhiyun		gpmc,cycle2cycle-samecsen;
154*4882a593Smuzhiyun		gpmc,cycle2cycle-diffcsen;
155*4882a593Smuzhiyun		vddvario-supply = <&reg_vcc3>;
156*4882a593Smuzhiyun		vdd33a-supply = <&reg_vcc3>;
157*4882a593Smuzhiyun		reg-io-width = <4>;
158*4882a593Smuzhiyun		interrupt-parent = <&gpio4>;
159*4882a593Smuzhiyun		interrupts = <2 0x2>;
160*4882a593Smuzhiyun		reg = <4 0 0xff>;
161*4882a593Smuzhiyun		pinctrl-names = "default";
162*4882a593Smuzhiyun		pinctrl-0 = <&lan9117_pins>;
163*4882a593Smuzhiyun		phy-mode = "mii";
164*4882a593Smuzhiyun		smsc,force-internal-phy;
165*4882a593Smuzhiyun	};
166*4882a593Smuzhiyun};
167