1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for OMAP2420 SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/ 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License 7*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any 8*4882a593Smuzhiyun * kind, whether express or implied. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include "omap2.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun compatible = "ti,omap2420", "ti,omap2"; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun ocp { 17*4882a593Smuzhiyun l4: l4@48000000 { 18*4882a593Smuzhiyun compatible = "ti,omap2-l4", "simple-bus"; 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <1>; 21*4882a593Smuzhiyun ranges = <0 0x48000000 0x100000>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun prcm: prcm@8000 { 24*4882a593Smuzhiyun compatible = "ti,omap2-prcm"; 25*4882a593Smuzhiyun reg = <0x8000 0x1000>; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun prcm_clocks: clocks { 28*4882a593Smuzhiyun #address-cells = <1>; 29*4882a593Smuzhiyun #size-cells = <0>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun prcm_clockdomains: clockdomains { 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun scm: scm@0 { 37*4882a593Smuzhiyun compatible = "ti,omap2-scm", "simple-bus"; 38*4882a593Smuzhiyun reg = <0x0 0x1000>; 39*4882a593Smuzhiyun #address-cells = <1>; 40*4882a593Smuzhiyun #size-cells = <1>; 41*4882a593Smuzhiyun #pinctrl-cells = <1>; 42*4882a593Smuzhiyun ranges = <0 0x0 0x1000>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun omap2420_pmx: pinmux@30 { 45*4882a593Smuzhiyun compatible = "ti,omap2420-padconf", 46*4882a593Smuzhiyun "pinctrl-single"; 47*4882a593Smuzhiyun reg = <0x30 0x0113>; 48*4882a593Smuzhiyun #address-cells = <1>; 49*4882a593Smuzhiyun #size-cells = <0>; 50*4882a593Smuzhiyun #pinctrl-cells = <1>; 51*4882a593Smuzhiyun pinctrl-single,register-width = <8>; 52*4882a593Smuzhiyun pinctrl-single,function-mask = <0x3f>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun scm_conf: scm_conf@270 { 56*4882a593Smuzhiyun compatible = "syscon"; 57*4882a593Smuzhiyun reg = <0x270 0x100>; 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <1>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun scm_clocks: clocks { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <0>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun scm_clockdomains: clockdomains { 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun target-module@4000 { 72*4882a593Smuzhiyun compatible = "ti,sysc-omap2", "ti,sysc"; 73*4882a593Smuzhiyun reg = <0x4000 0x4>, 74*4882a593Smuzhiyun <0x4004 0x4>; 75*4882a593Smuzhiyun reg-names = "rev", "sysc"; 76*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 77*4882a593Smuzhiyun <SYSC_IDLE_NO>; 78*4882a593Smuzhiyun clocks = <&func_32k_ck>; 79*4882a593Smuzhiyun clock-names = "fck"; 80*4882a593Smuzhiyun #address-cells = <1>; 81*4882a593Smuzhiyun #size-cells = <1>; 82*4882a593Smuzhiyun ranges = <0x0 0x4000 0x1000>; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun counter32k: counter@0 { 85*4882a593Smuzhiyun compatible = "ti,omap-counter32k"; 86*4882a593Smuzhiyun reg = <0 0x20>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun gpio1: gpio@48018000 { 92*4882a593Smuzhiyun compatible = "ti,omap2-gpio"; 93*4882a593Smuzhiyun reg = <0x48018000 0x200>; 94*4882a593Smuzhiyun interrupts = <29>; 95*4882a593Smuzhiyun ti,hwmods = "gpio1"; 96*4882a593Smuzhiyun ti,gpio-always-on; 97*4882a593Smuzhiyun #gpio-cells = <2>; 98*4882a593Smuzhiyun gpio-controller; 99*4882a593Smuzhiyun #interrupt-cells = <2>; 100*4882a593Smuzhiyun interrupt-controller; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun gpio2: gpio@4801a000 { 104*4882a593Smuzhiyun compatible = "ti,omap2-gpio"; 105*4882a593Smuzhiyun reg = <0x4801a000 0x200>; 106*4882a593Smuzhiyun interrupts = <30>; 107*4882a593Smuzhiyun ti,hwmods = "gpio2"; 108*4882a593Smuzhiyun ti,gpio-always-on; 109*4882a593Smuzhiyun #gpio-cells = <2>; 110*4882a593Smuzhiyun gpio-controller; 111*4882a593Smuzhiyun #interrupt-cells = <2>; 112*4882a593Smuzhiyun interrupt-controller; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun gpio3: gpio@4801c000 { 116*4882a593Smuzhiyun compatible = "ti,omap2-gpio"; 117*4882a593Smuzhiyun reg = <0x4801c000 0x200>; 118*4882a593Smuzhiyun interrupts = <31>; 119*4882a593Smuzhiyun ti,hwmods = "gpio3"; 120*4882a593Smuzhiyun ti,gpio-always-on; 121*4882a593Smuzhiyun #gpio-cells = <2>; 122*4882a593Smuzhiyun gpio-controller; 123*4882a593Smuzhiyun #interrupt-cells = <2>; 124*4882a593Smuzhiyun interrupt-controller; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun gpio4: gpio@4801e000 { 128*4882a593Smuzhiyun compatible = "ti,omap2-gpio"; 129*4882a593Smuzhiyun reg = <0x4801e000 0x200>; 130*4882a593Smuzhiyun interrupts = <32>; 131*4882a593Smuzhiyun ti,hwmods = "gpio4"; 132*4882a593Smuzhiyun ti,gpio-always-on; 133*4882a593Smuzhiyun #gpio-cells = <2>; 134*4882a593Smuzhiyun gpio-controller; 135*4882a593Smuzhiyun #interrupt-cells = <2>; 136*4882a593Smuzhiyun interrupt-controller; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun gpmc: gpmc@6800a000 { 140*4882a593Smuzhiyun compatible = "ti,omap2420-gpmc"; 141*4882a593Smuzhiyun reg = <0x6800a000 0x1000>; 142*4882a593Smuzhiyun #address-cells = <2>; 143*4882a593Smuzhiyun #size-cells = <1>; 144*4882a593Smuzhiyun interrupts = <20>; 145*4882a593Smuzhiyun gpmc,num-cs = <8>; 146*4882a593Smuzhiyun gpmc,num-waitpins = <4>; 147*4882a593Smuzhiyun ti,hwmods = "gpmc"; 148*4882a593Smuzhiyun interrupt-controller; 149*4882a593Smuzhiyun #interrupt-cells = <2>; 150*4882a593Smuzhiyun gpio-controller; 151*4882a593Smuzhiyun #gpio-cells = <2>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun mcbsp1: mcbsp@48074000 { 155*4882a593Smuzhiyun compatible = "ti,omap2420-mcbsp"; 156*4882a593Smuzhiyun reg = <0x48074000 0xff>; 157*4882a593Smuzhiyun reg-names = "mpu"; 158*4882a593Smuzhiyun interrupts = <59>, /* TX interrupt */ 159*4882a593Smuzhiyun <60>; /* RX interrupt */ 160*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 161*4882a593Smuzhiyun ti,hwmods = "mcbsp1"; 162*4882a593Smuzhiyun dmas = <&sdma 31>, 163*4882a593Smuzhiyun <&sdma 32>; 164*4882a593Smuzhiyun dma-names = "tx", "rx"; 165*4882a593Smuzhiyun status = "disabled"; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun mcbsp2: mcbsp@48076000 { 169*4882a593Smuzhiyun compatible = "ti,omap2420-mcbsp"; 170*4882a593Smuzhiyun reg = <0x48076000 0xff>; 171*4882a593Smuzhiyun reg-names = "mpu"; 172*4882a593Smuzhiyun interrupts = <62>, /* TX interrupt */ 173*4882a593Smuzhiyun <63>; /* RX interrupt */ 174*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 175*4882a593Smuzhiyun ti,hwmods = "mcbsp2"; 176*4882a593Smuzhiyun dmas = <&sdma 33>, 177*4882a593Smuzhiyun <&sdma 34>; 178*4882a593Smuzhiyun dma-names = "tx", "rx"; 179*4882a593Smuzhiyun status = "disabled"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun msdi1: mmc@4809c000 { 183*4882a593Smuzhiyun compatible = "ti,omap2420-mmc"; 184*4882a593Smuzhiyun ti,hwmods = "msdi1"; 185*4882a593Smuzhiyun reg = <0x4809c000 0x80>; 186*4882a593Smuzhiyun interrupts = <83>; 187*4882a593Smuzhiyun dmas = <&sdma 61 &sdma 62>; 188*4882a593Smuzhiyun dma-names = "tx", "rx"; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun mailbox: mailbox@48094000 { 192*4882a593Smuzhiyun compatible = "ti,omap2-mailbox"; 193*4882a593Smuzhiyun reg = <0x48094000 0x200>; 194*4882a593Smuzhiyun interrupts = <26>, <34>; 195*4882a593Smuzhiyun interrupt-names = "dsp", "iva"; 196*4882a593Smuzhiyun ti,hwmods = "mailbox"; 197*4882a593Smuzhiyun #mbox-cells = <1>; 198*4882a593Smuzhiyun ti,mbox-num-users = <4>; 199*4882a593Smuzhiyun ti,mbox-num-fifos = <6>; 200*4882a593Smuzhiyun mbox_dsp: dsp { 201*4882a593Smuzhiyun ti,mbox-tx = <0 0 0>; 202*4882a593Smuzhiyun ti,mbox-rx = <1 0 0>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun mbox_iva: iva { 205*4882a593Smuzhiyun ti,mbox-tx = <2 1 3>; 206*4882a593Smuzhiyun ti,mbox-rx = <3 1 3>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun timer1_target: target-module@48028000 { 211*4882a593Smuzhiyun compatible = "ti,sysc-omap2-timer", "ti,sysc"; 212*4882a593Smuzhiyun reg = <0x48028000 0x4>, 213*4882a593Smuzhiyun <0x48028010 0x4>, 214*4882a593Smuzhiyun <0x48028014 0x4>; 215*4882a593Smuzhiyun reg-names = "rev", "sysc", "syss"; 216*4882a593Smuzhiyun ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY | 217*4882a593Smuzhiyun SYSC_OMAP2_EMUFREE | 218*4882a593Smuzhiyun SYSC_OMAP2_ENAWAKEUP | 219*4882a593Smuzhiyun SYSC_OMAP2_SOFTRESET | 220*4882a593Smuzhiyun SYSC_OMAP2_AUTOIDLE)>; 221*4882a593Smuzhiyun ti,sysc-sidle = <SYSC_IDLE_FORCE>, 222*4882a593Smuzhiyun <SYSC_IDLE_NO>, 223*4882a593Smuzhiyun <SYSC_IDLE_SMART>; 224*4882a593Smuzhiyun ti,syss-mask = <1>; 225*4882a593Smuzhiyun clocks = <&gpt1_fck>, <&gpt1_ick>; 226*4882a593Smuzhiyun clock-names = "fck", "ick"; 227*4882a593Smuzhiyun #address-cells = <1>; 228*4882a593Smuzhiyun #size-cells = <1>; 229*4882a593Smuzhiyun ranges = <0x0 0x48028000 0x1000>; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun timer1: timer@0 { 232*4882a593Smuzhiyun compatible = "ti,omap2420-timer"; 233*4882a593Smuzhiyun reg = <0 0x400>; 234*4882a593Smuzhiyun interrupts = <37>; 235*4882a593Smuzhiyun ti,timer-alwon; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun wd_timer2: wdt@48022000 { 240*4882a593Smuzhiyun compatible = "ti,omap2-wdt"; 241*4882a593Smuzhiyun ti,hwmods = "wd_timer2"; 242*4882a593Smuzhiyun reg = <0x48022000 0x80>; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun}; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun&i2c1 { 248*4882a593Smuzhiyun compatible = "ti,omap2420-i2c"; 249*4882a593Smuzhiyun}; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun&i2c2 { 252*4882a593Smuzhiyun compatible = "ti,omap2420-i2c"; 253*4882a593Smuzhiyun}; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun#include "omap24xx-clocks.dtsi" 256*4882a593Smuzhiyun#include "omap2420-clocks.dtsi" 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun/* Preferred always-on timer for clockevent */ 259*4882a593Smuzhiyun&timer1_target { 260*4882a593Smuzhiyun ti,no-reset-on-init; 261*4882a593Smuzhiyun ti,no-idle; 262*4882a593Smuzhiyun timer@0 { 263*4882a593Smuzhiyun assigned-clocks = <&gpt1_fck>; 264*4882a593Smuzhiyun assigned-clock-parents = <&func_32k_ck>; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun}; 267