xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/omap2420-clocks.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for OMAP2420 clock data
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments, Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun&prcm_clocks {
9*4882a593Smuzhiyun	sys_clkout2_src_gate: sys_clkout2_src_gate@70 {
10*4882a593Smuzhiyun		#clock-cells = <0>;
11*4882a593Smuzhiyun		compatible = "ti,composite-no-wait-gate-clock";
12*4882a593Smuzhiyun		clocks = <&core_ck>;
13*4882a593Smuzhiyun		ti,bit-shift = <15>;
14*4882a593Smuzhiyun		reg = <0x0070>;
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	sys_clkout2_src_mux: sys_clkout2_src_mux@70 {
18*4882a593Smuzhiyun		#clock-cells = <0>;
19*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
20*4882a593Smuzhiyun		clocks = <&core_ck>, <&sys_ck>, <&func_96m_ck>, <&func_54m_ck>;
21*4882a593Smuzhiyun		ti,bit-shift = <8>;
22*4882a593Smuzhiyun		reg = <0x0070>;
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	sys_clkout2_src: sys_clkout2_src {
26*4882a593Smuzhiyun		#clock-cells = <0>;
27*4882a593Smuzhiyun		compatible = "ti,composite-clock";
28*4882a593Smuzhiyun		clocks = <&sys_clkout2_src_gate>, <&sys_clkout2_src_mux>;
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	sys_clkout2: sys_clkout2@70 {
32*4882a593Smuzhiyun		#clock-cells = <0>;
33*4882a593Smuzhiyun		compatible = "ti,divider-clock";
34*4882a593Smuzhiyun		clocks = <&sys_clkout2_src>;
35*4882a593Smuzhiyun		ti,bit-shift = <11>;
36*4882a593Smuzhiyun		ti,max-div = <64>;
37*4882a593Smuzhiyun		reg = <0x0070>;
38*4882a593Smuzhiyun		ti,index-power-of-two;
39*4882a593Smuzhiyun	};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	dsp_gate_ick: dsp_gate_ick@810 {
42*4882a593Smuzhiyun		#clock-cells = <0>;
43*4882a593Smuzhiyun		compatible = "ti,composite-interface-clock";
44*4882a593Smuzhiyun		clocks = <&dsp_fck>;
45*4882a593Smuzhiyun		ti,bit-shift = <1>;
46*4882a593Smuzhiyun		reg = <0x0810>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	dsp_div_ick: dsp_div_ick@840 {
50*4882a593Smuzhiyun		#clock-cells = <0>;
51*4882a593Smuzhiyun		compatible = "ti,composite-divider-clock";
52*4882a593Smuzhiyun		clocks = <&dsp_fck>;
53*4882a593Smuzhiyun		ti,bit-shift = <5>;
54*4882a593Smuzhiyun		ti,max-div = <3>;
55*4882a593Smuzhiyun		reg = <0x0840>;
56*4882a593Smuzhiyun		ti,index-starts-at-one;
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	dsp_ick: dsp_ick {
60*4882a593Smuzhiyun		#clock-cells = <0>;
61*4882a593Smuzhiyun		compatible = "ti,composite-clock";
62*4882a593Smuzhiyun		clocks = <&dsp_gate_ick>, <&dsp_div_ick>;
63*4882a593Smuzhiyun	};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun	iva1_gate_ifck: iva1_gate_ifck@800 {
66*4882a593Smuzhiyun		#clock-cells = <0>;
67*4882a593Smuzhiyun		compatible = "ti,composite-gate-clock";
68*4882a593Smuzhiyun		clocks = <&core_ck>;
69*4882a593Smuzhiyun		ti,bit-shift = <10>;
70*4882a593Smuzhiyun		reg = <0x0800>;
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	iva1_div_ifck: iva1_div_ifck@840 {
74*4882a593Smuzhiyun		#clock-cells = <0>;
75*4882a593Smuzhiyun		compatible = "ti,composite-divider-clock";
76*4882a593Smuzhiyun		clocks = <&core_ck>;
77*4882a593Smuzhiyun		ti,bit-shift = <8>;
78*4882a593Smuzhiyun		reg = <0x0840>;
79*4882a593Smuzhiyun		ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun	iva1_ifck: iva1_ifck {
83*4882a593Smuzhiyun		#clock-cells = <0>;
84*4882a593Smuzhiyun		compatible = "ti,composite-clock";
85*4882a593Smuzhiyun		clocks = <&iva1_gate_ifck>, <&iva1_div_ifck>;
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	iva1_ifck_div: iva1_ifck_div {
89*4882a593Smuzhiyun		#clock-cells = <0>;
90*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
91*4882a593Smuzhiyun		clocks = <&iva1_ifck>;
92*4882a593Smuzhiyun		clock-mult = <1>;
93*4882a593Smuzhiyun		clock-div = <2>;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	iva1_mpu_int_ifck: iva1_mpu_int_ifck@800 {
97*4882a593Smuzhiyun		#clock-cells = <0>;
98*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
99*4882a593Smuzhiyun		clocks = <&iva1_ifck_div>;
100*4882a593Smuzhiyun		ti,bit-shift = <8>;
101*4882a593Smuzhiyun		reg = <0x0800>;
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	wdt3_ick: wdt3_ick@210 {
105*4882a593Smuzhiyun		#clock-cells = <0>;
106*4882a593Smuzhiyun		compatible = "ti,omap3-interface-clock";
107*4882a593Smuzhiyun		clocks = <&l4_ck>;
108*4882a593Smuzhiyun		ti,bit-shift = <28>;
109*4882a593Smuzhiyun		reg = <0x0210>;
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	wdt3_fck: wdt3_fck@200 {
113*4882a593Smuzhiyun		#clock-cells = <0>;
114*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
115*4882a593Smuzhiyun		clocks = <&func_32k_ck>;
116*4882a593Smuzhiyun		ti,bit-shift = <28>;
117*4882a593Smuzhiyun		reg = <0x0200>;
118*4882a593Smuzhiyun	};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	mmc_ick: mmc_ick@210 {
121*4882a593Smuzhiyun		#clock-cells = <0>;
122*4882a593Smuzhiyun		compatible = "ti,omap3-interface-clock";
123*4882a593Smuzhiyun		clocks = <&l4_ck>;
124*4882a593Smuzhiyun		ti,bit-shift = <26>;
125*4882a593Smuzhiyun		reg = <0x0210>;
126*4882a593Smuzhiyun	};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun	mmc_fck: mmc_fck@200 {
129*4882a593Smuzhiyun		#clock-cells = <0>;
130*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
131*4882a593Smuzhiyun		clocks = <&func_96m_ck>;
132*4882a593Smuzhiyun		ti,bit-shift = <26>;
133*4882a593Smuzhiyun		reg = <0x0200>;
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun	eac_ick: eac_ick@210 {
137*4882a593Smuzhiyun		#clock-cells = <0>;
138*4882a593Smuzhiyun		compatible = "ti,omap3-interface-clock";
139*4882a593Smuzhiyun		clocks = <&l4_ck>;
140*4882a593Smuzhiyun		ti,bit-shift = <24>;
141*4882a593Smuzhiyun		reg = <0x0210>;
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun	eac_fck: eac_fck@200 {
145*4882a593Smuzhiyun		#clock-cells = <0>;
146*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
147*4882a593Smuzhiyun		clocks = <&func_96m_ck>;
148*4882a593Smuzhiyun		ti,bit-shift = <24>;
149*4882a593Smuzhiyun		reg = <0x0200>;
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	i2c1_fck: i2c1_fck@200 {
153*4882a593Smuzhiyun		#clock-cells = <0>;
154*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
155*4882a593Smuzhiyun		clocks = <&func_12m_ck>;
156*4882a593Smuzhiyun		ti,bit-shift = <19>;
157*4882a593Smuzhiyun		reg = <0x0200>;
158*4882a593Smuzhiyun	};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	i2c2_fck: i2c2_fck@200 {
161*4882a593Smuzhiyun		#clock-cells = <0>;
162*4882a593Smuzhiyun		compatible = "ti,wait-gate-clock";
163*4882a593Smuzhiyun		clocks = <&func_12m_ck>;
164*4882a593Smuzhiyun		ti,bit-shift = <20>;
165*4882a593Smuzhiyun		reg = <0x0200>;
166*4882a593Smuzhiyun	};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun	vlynq_ick: vlynq_ick@210 {
169*4882a593Smuzhiyun		#clock-cells = <0>;
170*4882a593Smuzhiyun		compatible = "ti,omap3-interface-clock";
171*4882a593Smuzhiyun		clocks = <&core_l3_ck>;
172*4882a593Smuzhiyun		ti,bit-shift = <3>;
173*4882a593Smuzhiyun		reg = <0x0210>;
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun	vlynq_gate_fck: vlynq_gate_fck@200 {
177*4882a593Smuzhiyun		#clock-cells = <0>;
178*4882a593Smuzhiyun		compatible = "ti,composite-gate-clock";
179*4882a593Smuzhiyun		clocks = <&core_ck>;
180*4882a593Smuzhiyun		ti,bit-shift = <3>;
181*4882a593Smuzhiyun		reg = <0x0200>;
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	core_d18_ck: core_d18_ck {
185*4882a593Smuzhiyun		#clock-cells = <0>;
186*4882a593Smuzhiyun		compatible = "fixed-factor-clock";
187*4882a593Smuzhiyun		clocks = <&core_ck>;
188*4882a593Smuzhiyun		clock-mult = <1>;
189*4882a593Smuzhiyun		clock-div = <18>;
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	vlynq_mux_fck: vlynq_mux_fck@240 {
193*4882a593Smuzhiyun		#clock-cells = <0>;
194*4882a593Smuzhiyun		compatible = "ti,composite-mux-clock";
195*4882a593Smuzhiyun		clocks = <&func_96m_ck>, <&core_ck>, <&core_d2_ck>, <&core_d3_ck>, <&core_d4_ck>, <&dummy_ck>, <&core_d6_ck>, <&dummy_ck>, <&core_d8_ck>, <&core_d9_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d12_ck>, <&dummy_ck>, <&dummy_ck>, <&dummy_ck>, <&core_d16_ck>, <&dummy_ck>, <&core_d18_ck>;
196*4882a593Smuzhiyun		ti,bit-shift = <15>;
197*4882a593Smuzhiyun		reg = <0x0240>;
198*4882a593Smuzhiyun	};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun	vlynq_fck: vlynq_fck {
201*4882a593Smuzhiyun		#clock-cells = <0>;
202*4882a593Smuzhiyun		compatible = "ti,composite-clock";
203*4882a593Smuzhiyun		clocks = <&vlynq_gate_fck>, <&vlynq_mux_fck>;
204*4882a593Smuzhiyun	};
205*4882a593Smuzhiyun};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun&prcm_clockdomains {
208*4882a593Smuzhiyun	gfx_clkdm: gfx_clkdm {
209*4882a593Smuzhiyun		compatible = "ti,clockdomain";
210*4882a593Smuzhiyun		clocks = <&gfx_ick>;
211*4882a593Smuzhiyun	};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	core_l3_clkdm: core_l3_clkdm {
214*4882a593Smuzhiyun		compatible = "ti,clockdomain";
215*4882a593Smuzhiyun		clocks = <&cam_fck>, <&vlynq_ick>, <&usb_fck>;
216*4882a593Smuzhiyun	};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun	wkup_clkdm: wkup_clkdm {
219*4882a593Smuzhiyun		compatible = "ti,clockdomain";
220*4882a593Smuzhiyun		clocks = <&dpll_ck>, <&emul_ck>, <&gpt1_ick>, <&gpios_ick>,
221*4882a593Smuzhiyun			 <&gpios_fck>, <&mpu_wdt_ick>, <&mpu_wdt_fck>,
222*4882a593Smuzhiyun			 <&sync_32k_ick>, <&wdt1_ick>, <&omapctrl_ick>;
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun	iva1_clkdm: iva1_clkdm {
226*4882a593Smuzhiyun		compatible = "ti,clockdomain";
227*4882a593Smuzhiyun		clocks = <&iva1_mpu_int_ifck>;
228*4882a593Smuzhiyun	};
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun	dss_clkdm: dss_clkdm {
231*4882a593Smuzhiyun		compatible = "ti,clockdomain";
232*4882a593Smuzhiyun		clocks = <&dss_ick>, <&dss_54m_fck>;
233*4882a593Smuzhiyun	};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun	core_l4_clkdm: core_l4_clkdm {
236*4882a593Smuzhiyun		compatible = "ti,clockdomain";
237*4882a593Smuzhiyun		clocks = <&ssi_l4_ick>, <&gpt2_ick>, <&gpt3_ick>, <&gpt4_ick>,
238*4882a593Smuzhiyun			 <&gpt5_ick>, <&gpt6_ick>, <&gpt7_ick>, <&gpt8_ick>,
239*4882a593Smuzhiyun			 <&gpt9_ick>, <&gpt10_ick>, <&gpt11_ick>, <&gpt12_ick>,
240*4882a593Smuzhiyun			 <&mcbsp1_ick>, <&mcbsp2_ick>, <&mcspi1_ick>,
241*4882a593Smuzhiyun			 <&mcspi1_fck>, <&mcspi2_ick>, <&mcspi2_fck>,
242*4882a593Smuzhiyun			 <&uart1_ick>, <&uart1_fck>, <&uart2_ick>, <&uart2_fck>,
243*4882a593Smuzhiyun			 <&uart3_ick>, <&uart3_fck>, <&cam_ick>,
244*4882a593Smuzhiyun			 <&mailboxes_ick>, <&wdt4_ick>, <&wdt4_fck>,
245*4882a593Smuzhiyun			 <&wdt3_ick>, <&wdt3_fck>, <&mspro_ick>, <&mspro_fck>,
246*4882a593Smuzhiyun			 <&mmc_ick>, <&mmc_fck>, <&fac_ick>, <&fac_fck>,
247*4882a593Smuzhiyun			 <&eac_ick>, <&eac_fck>, <&hdq_ick>, <&hdq_fck>,
248*4882a593Smuzhiyun			 <&i2c1_ick>, <&i2c1_fck>, <&i2c2_ick>, <&i2c2_fck>,
249*4882a593Smuzhiyun			 <&des_ick>, <&sha_ick>, <&rng_ick>, <&aes_ick>,
250*4882a593Smuzhiyun			 <&pka_ick>;
251*4882a593Smuzhiyun	};
252*4882a593Smuzhiyun};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun&func_96m_ck {
255*4882a593Smuzhiyun	compatible = "fixed-factor-clock";
256*4882a593Smuzhiyun	clocks = <&apll96_ck>;
257*4882a593Smuzhiyun	clock-mult = <1>;
258*4882a593Smuzhiyun	clock-div = <1>;
259*4882a593Smuzhiyun};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun&dsp_div_fck {
262*4882a593Smuzhiyun	ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>, <0>, <0>, <0>, <12>;
263*4882a593Smuzhiyun};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun&ssi_ssr_sst_div_fck {
266*4882a593Smuzhiyun	ti,dividers = <0>, <1>, <2>, <3>, <4>, <0>, <6>, <0>, <8>;
267*4882a593Smuzhiyun};
268