xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/nuvoton-common-npcm7xx.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun// Copyright (c) 2018 Nuvoton Technology tomer.maimon@nuvoton.com
3*4882a593Smuzhiyun// Copyright 2018 Google, Inc.
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	#address-cells = <1>;
9*4882a593Smuzhiyun	#size-cells = <1>;
10*4882a593Smuzhiyun	interrupt-parent = <&gic>;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun	/* external reference clock */
13*4882a593Smuzhiyun	clk_refclk: clk_refclk {
14*4882a593Smuzhiyun		compatible = "fixed-clock";
15*4882a593Smuzhiyun		#clock-cells = <0>;
16*4882a593Smuzhiyun		clock-frequency = <25000000>;
17*4882a593Smuzhiyun		clock-output-names = "refclk";
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	/* external reference clock for cpu. float in normal operation */
21*4882a593Smuzhiyun	clk_sysbypck: clk_sysbypck {
22*4882a593Smuzhiyun		compatible = "fixed-clock";
23*4882a593Smuzhiyun		#clock-cells = <0>;
24*4882a593Smuzhiyun		clock-frequency = <800000000>;
25*4882a593Smuzhiyun		clock-output-names = "sysbypck";
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	/* external reference clock for MC. float in normal operation */
29*4882a593Smuzhiyun	clk_mcbypck: clk_mcbypck {
30*4882a593Smuzhiyun		compatible = "fixed-clock";
31*4882a593Smuzhiyun		#clock-cells = <0>;
32*4882a593Smuzhiyun		clock-frequency = <800000000>;
33*4882a593Smuzhiyun		clock-output-names = "mcbypck";
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	 /* external clock signal rg1refck, supplied by the phy */
37*4882a593Smuzhiyun	clk_rg1refck: clk_rg1refck {
38*4882a593Smuzhiyun		compatible = "fixed-clock";
39*4882a593Smuzhiyun		#clock-cells = <0>;
40*4882a593Smuzhiyun		clock-frequency = <125000000>;
41*4882a593Smuzhiyun		clock-output-names = "clk_rg1refck";
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	 /* external clock signal rg2refck, supplied by the phy */
45*4882a593Smuzhiyun	clk_rg2refck: clk_rg2refck {
46*4882a593Smuzhiyun		compatible = "fixed-clock";
47*4882a593Smuzhiyun		#clock-cells = <0>;
48*4882a593Smuzhiyun		clock-frequency = <125000000>;
49*4882a593Smuzhiyun		clock-output-names = "clk_rg2refck";
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	clk_xin: clk_xin {
53*4882a593Smuzhiyun		compatible = "fixed-clock";
54*4882a593Smuzhiyun		#clock-cells = <0>;
55*4882a593Smuzhiyun		clock-frequency = <50000000>;
56*4882a593Smuzhiyun		clock-output-names = "clk_xin";
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	soc {
60*4882a593Smuzhiyun		#address-cells = <1>;
61*4882a593Smuzhiyun		#size-cells = <1>;
62*4882a593Smuzhiyun		compatible = "simple-bus";
63*4882a593Smuzhiyun		interrupt-parent = <&gic>;
64*4882a593Smuzhiyun		ranges = <0x0 0xf0000000 0x00900000>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		gcr: gcr@800000 {
67*4882a593Smuzhiyun			compatible = "nuvoton,npcm750-gcr", "syscon",
68*4882a593Smuzhiyun				"simple-mfd";
69*4882a593Smuzhiyun			reg = <0x800000 0x1000>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		scu: scu@3fe000 {
73*4882a593Smuzhiyun			compatible = "arm,cortex-a9-scu";
74*4882a593Smuzhiyun			reg = <0x3fe000 0x1000>;
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun		l2: cache-controller@3fc000 {
78*4882a593Smuzhiyun			compatible = "arm,pl310-cache";
79*4882a593Smuzhiyun			reg = <0x3fc000 0x1000>;
80*4882a593Smuzhiyun			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
81*4882a593Smuzhiyun			cache-unified;
82*4882a593Smuzhiyun			cache-level = <2>;
83*4882a593Smuzhiyun			clocks = <&clk 10>;
84*4882a593Smuzhiyun			arm,shared-override;
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		gic: interrupt-controller@3ff000 {
88*4882a593Smuzhiyun			compatible = "arm,cortex-a9-gic";
89*4882a593Smuzhiyun			interrupt-controller;
90*4882a593Smuzhiyun			#interrupt-cells = <3>;
91*4882a593Smuzhiyun			reg = <0x3ff000 0x1000>,
92*4882a593Smuzhiyun				<0x3fe100 0x100>;
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	ahb {
97*4882a593Smuzhiyun		#address-cells = <1>;
98*4882a593Smuzhiyun		#size-cells = <1>;
99*4882a593Smuzhiyun		compatible = "simple-bus";
100*4882a593Smuzhiyun		interrupt-parent = <&gic>;
101*4882a593Smuzhiyun		ranges;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		clk: clock-controller@f0801000 {
104*4882a593Smuzhiyun			compatible = "nuvoton,npcm750-clk", "syscon";
105*4882a593Smuzhiyun			#clock-cells = <1>;
106*4882a593Smuzhiyun			clock-controller;
107*4882a593Smuzhiyun			reg = <0xf0801000 0x1000>;
108*4882a593Smuzhiyun			clock-names = "refclk", "sysbypck", "mcbypck";
109*4882a593Smuzhiyun			clocks = <&clk_refclk>, <&clk_sysbypck>, <&clk_mcbypck>;
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		apb {
113*4882a593Smuzhiyun			#address-cells = <1>;
114*4882a593Smuzhiyun			#size-cells = <1>;
115*4882a593Smuzhiyun			compatible = "simple-bus";
116*4882a593Smuzhiyun			interrupt-parent = <&gic>;
117*4882a593Smuzhiyun			ranges = <0x0 0xf0000000 0x00300000>;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun			timer0: timer@8000 {
120*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-timer";
121*4882a593Smuzhiyun				interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
122*4882a593Smuzhiyun				reg = <0x8000 0x50>;
123*4882a593Smuzhiyun				clocks = <&clk 5>;
124*4882a593Smuzhiyun			};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun			watchdog0: watchdog@801C {
127*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-wdt";
128*4882a593Smuzhiyun				interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
129*4882a593Smuzhiyun				reg = <0x801C 0x4>;
130*4882a593Smuzhiyun				status = "disabled";
131*4882a593Smuzhiyun				clocks = <&clk 5>;
132*4882a593Smuzhiyun			};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun			watchdog1: watchdog@901C {
135*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-wdt";
136*4882a593Smuzhiyun				interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
137*4882a593Smuzhiyun				reg = <0x901C 0x4>;
138*4882a593Smuzhiyun				status = "disabled";
139*4882a593Smuzhiyun				clocks = <&clk 5>;
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun			watchdog2: watchdog@a01C {
143*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-wdt";
144*4882a593Smuzhiyun				interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
145*4882a593Smuzhiyun				reg = <0xa01C 0x4>;
146*4882a593Smuzhiyun				status = "disabled";
147*4882a593Smuzhiyun				clocks = <&clk 5>;
148*4882a593Smuzhiyun			};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun			serial0: serial@1000 {
151*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-uart";
152*4882a593Smuzhiyun				reg = <0x1000 0x1000>;
153*4882a593Smuzhiyun				clocks = <&clk 6>;
154*4882a593Smuzhiyun				interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
155*4882a593Smuzhiyun				reg-shift = <2>;
156*4882a593Smuzhiyun				status = "disabled";
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun			serial1: serial@2000 {
160*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-uart";
161*4882a593Smuzhiyun				reg = <0x2000 0x1000>;
162*4882a593Smuzhiyun				clocks = <&clk 6>;
163*4882a593Smuzhiyun				interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
164*4882a593Smuzhiyun				reg-shift = <2>;
165*4882a593Smuzhiyun				status = "disabled";
166*4882a593Smuzhiyun			};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun			serial2: serial@3000 {
169*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-uart";
170*4882a593Smuzhiyun				reg = <0x3000 0x1000>;
171*4882a593Smuzhiyun				clocks = <&clk 6>;
172*4882a593Smuzhiyun				interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
173*4882a593Smuzhiyun				reg-shift = <2>;
174*4882a593Smuzhiyun				status = "disabled";
175*4882a593Smuzhiyun			};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun			serial3: serial@4000 {
178*4882a593Smuzhiyun				compatible = "nuvoton,npcm750-uart";
179*4882a593Smuzhiyun				reg = <0x4000 0x1000>;
180*4882a593Smuzhiyun				clocks = <&clk 6>;
181*4882a593Smuzhiyun				interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
182*4882a593Smuzhiyun				reg-shift = <2>;
183*4882a593Smuzhiyun				status = "disabled";
184*4882a593Smuzhiyun			};
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun	};
187*4882a593Smuzhiyun};
188