xref: /OK3568_Linux_fs/kernel/arch/arm/boot/dts/mt8135.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Joe.C <yingjoe.chen@mediatek.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/clock/mt8135-clk.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/reset/mt8135-resets.h>
12*4882a593Smuzhiyun#include "mt8135-pinfunc.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	#address-cells = <2>;
16*4882a593Smuzhiyun	#size-cells = <2>;
17*4882a593Smuzhiyun	compatible = "mediatek,mt8135";
18*4882a593Smuzhiyun	interrupt-parent = <&sysirq>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	cpu-map {
21*4882a593Smuzhiyun		cluster0 {
22*4882a593Smuzhiyun			core0 {
23*4882a593Smuzhiyun				cpu = <&cpu0>;
24*4882a593Smuzhiyun			};
25*4882a593Smuzhiyun			core1 {
26*4882a593Smuzhiyun				cpu = <&cpu1>;
27*4882a593Smuzhiyun			};
28*4882a593Smuzhiyun		};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun		cluster1 {
31*4882a593Smuzhiyun			core0 {
32*4882a593Smuzhiyun				cpu = <&cpu2>;
33*4882a593Smuzhiyun			};
34*4882a593Smuzhiyun			core1 {
35*4882a593Smuzhiyun				cpu = <&cpu3>;
36*4882a593Smuzhiyun			};
37*4882a593Smuzhiyun		};
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun	cpus {
41*4882a593Smuzhiyun		#address-cells = <1>;
42*4882a593Smuzhiyun		#size-cells = <0>;
43*4882a593Smuzhiyun		enable-method = "mediatek,mt81xx-tz-smp";
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun		cpu0: cpu@0 {
46*4882a593Smuzhiyun			device_type = "cpu";
47*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
48*4882a593Smuzhiyun			reg = <0x000>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun		cpu1: cpu@1 {
52*4882a593Smuzhiyun			device_type = "cpu";
53*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
54*4882a593Smuzhiyun			reg = <0x001>;
55*4882a593Smuzhiyun		};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		cpu2: cpu@100 {
58*4882a593Smuzhiyun			device_type = "cpu";
59*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
60*4882a593Smuzhiyun			reg = <0x100>;
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		cpu3: cpu@101 {
64*4882a593Smuzhiyun			device_type = "cpu";
65*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
66*4882a593Smuzhiyun			reg = <0x101>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun	};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun	reserved-memory {
71*4882a593Smuzhiyun		#address-cells = <2>;
72*4882a593Smuzhiyun		#size-cells = <2>;
73*4882a593Smuzhiyun		ranges;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		trustzone-bootinfo@80002000 {
76*4882a593Smuzhiyun			compatible = "mediatek,trustzone-bootinfo";
77*4882a593Smuzhiyun			reg = <0 0x80002000 0 0x1000>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	clocks {
82*4882a593Smuzhiyun		#address-cells = <2>;
83*4882a593Smuzhiyun		#size-cells = <2>;
84*4882a593Smuzhiyun		compatible = "simple-bus";
85*4882a593Smuzhiyun		ranges;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		system_clk: dummy13m {
88*4882a593Smuzhiyun			compatible = "fixed-clock";
89*4882a593Smuzhiyun			clock-frequency = <13000000>;
90*4882a593Smuzhiyun			#clock-cells = <0>;
91*4882a593Smuzhiyun		};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun		rtc_clk: dummy32k {
94*4882a593Smuzhiyun			compatible = "fixed-clock";
95*4882a593Smuzhiyun			clock-frequency = <32000>;
96*4882a593Smuzhiyun			#clock-cells = <0>;
97*4882a593Smuzhiyun		};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		clk26m: clk26m {
100*4882a593Smuzhiyun			compatible = "fixed-clock";
101*4882a593Smuzhiyun			#clock-cells = <0>;
102*4882a593Smuzhiyun			clock-frequency = <26000000>;
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun	};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun	timer {
107*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
108*4882a593Smuzhiyun		interrupt-parent = <&gic>;
109*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) |
110*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>,
111*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) |
112*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>,
113*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) |
114*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>,
115*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) |
116*4882a593Smuzhiyun					  IRQ_TYPE_LEVEL_LOW)>;
117*4882a593Smuzhiyun		clock-frequency = <13000000>;
118*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
119*4882a593Smuzhiyun	};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	soc {
122*4882a593Smuzhiyun		#address-cells = <2>;
123*4882a593Smuzhiyun		#size-cells = <2>;
124*4882a593Smuzhiyun		compatible = "simple-bus";
125*4882a593Smuzhiyun		ranges;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun		topckgen: topckgen@10000000 {
128*4882a593Smuzhiyun			compatible = "mediatek,mt8135-topckgen";
129*4882a593Smuzhiyun			reg = <0 0x10000000 0 0x1000>;
130*4882a593Smuzhiyun			#clock-cells = <1>;
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		infracfg: infracfg@10001000 {
134*4882a593Smuzhiyun			#reset-cells = <1>;
135*4882a593Smuzhiyun			#clock-cells = <1>;
136*4882a593Smuzhiyun			compatible = "mediatek,mt8135-infracfg", "syscon";
137*4882a593Smuzhiyun			reg = <0 0x10001000 0 0x1000>;
138*4882a593Smuzhiyun		};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun		pericfg: pericfg@10003000 {
141*4882a593Smuzhiyun			#reset-cells = <1>;
142*4882a593Smuzhiyun			#clock-cells = <1>;
143*4882a593Smuzhiyun			compatible = "mediatek,mt8135-pericfg", "syscon";
144*4882a593Smuzhiyun			reg = <0 0x10003000 0 0x1000>;
145*4882a593Smuzhiyun		};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun		/*
148*4882a593Smuzhiyun		 * Pinctrl access register at 0x10005000 and 0x1020c000 through
149*4882a593Smuzhiyun		 * regmap. Register 0x1000b000 is used by EINT.
150*4882a593Smuzhiyun		 */
151*4882a593Smuzhiyun		pio: pinctrl@10005000 {
152*4882a593Smuzhiyun			compatible = "mediatek,mt8135-pinctrl";
153*4882a593Smuzhiyun			reg = <0 0x1000b000 0 0x1000>;
154*4882a593Smuzhiyun			mediatek,pctl-regmap = <&syscfg_pctl_a &syscfg_pctl_b>;
155*4882a593Smuzhiyun			pins-are-numbered;
156*4882a593Smuzhiyun			gpio-controller;
157*4882a593Smuzhiyun			#gpio-cells = <2>;
158*4882a593Smuzhiyun			interrupt-controller;
159*4882a593Smuzhiyun			#interrupt-cells = <2>;
160*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
161*4882a593Smuzhiyun				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
162*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
163*4882a593Smuzhiyun		};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun		syscfg_pctl_a: syscfg_pctl_a@10005000 {
166*4882a593Smuzhiyun			compatible = "mediatek,mt8135-pctl-a-syscfg", "syscon";
167*4882a593Smuzhiyun			reg = <0 0x10005000 0 0x1000>;
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		timer: timer@10008000 {
171*4882a593Smuzhiyun			compatible = "mediatek,mt8135-timer",
172*4882a593Smuzhiyun					"mediatek,mt6577-timer";
173*4882a593Smuzhiyun			reg = <0 0x10008000 0 0x80>;
174*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_LOW>;
175*4882a593Smuzhiyun			clocks = <&system_clk>, <&rtc_clk>;
176*4882a593Smuzhiyun			clock-names = "system-clk", "rtc-clk";
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		pwrap: pwrap@1000f000 {
180*4882a593Smuzhiyun			compatible = "mediatek,mt8135-pwrap";
181*4882a593Smuzhiyun			reg = <0 0x1000f000 0 0x1000>,
182*4882a593Smuzhiyun				<0 0x11017000 0 0x1000>;
183*4882a593Smuzhiyun			reg-names = "pwrap", "pwrap-bridge";
184*4882a593Smuzhiyun			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
185*4882a593Smuzhiyun			resets = <&infracfg MT8135_INFRA_PMIC_WRAP_RST>,
186*4882a593Smuzhiyun					<&pericfg MT8135_PERI_PWRAP_BRIDGE_SW_RST>;
187*4882a593Smuzhiyun			reset-names = "pwrap", "pwrap-bridge";
188*4882a593Smuzhiyun			clocks = <&clk26m>, <&clk26m>;
189*4882a593Smuzhiyun			clock-names = "spi", "wrap";
190*4882a593Smuzhiyun		};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun		sysirq: interrupt-controller@10200030 {
193*4882a593Smuzhiyun			compatible = "mediatek,mt8135-sysirq",
194*4882a593Smuzhiyun				     "mediatek,mt6577-sysirq";
195*4882a593Smuzhiyun			interrupt-controller;
196*4882a593Smuzhiyun			#interrupt-cells = <3>;
197*4882a593Smuzhiyun			interrupt-parent = <&gic>;
198*4882a593Smuzhiyun			reg = <0 0x10200030 0 0x1c>;
199*4882a593Smuzhiyun		};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun		apmixedsys: apmixedsys@10209000 {
202*4882a593Smuzhiyun			compatible = "mediatek,mt8135-apmixedsys";
203*4882a593Smuzhiyun			reg = <0 0x10209000 0 0x1000>;
204*4882a593Smuzhiyun			#clock-cells = <1>;
205*4882a593Smuzhiyun		};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		syscfg_pctl_b: syscfg_pctl_b@1020c000 {
208*4882a593Smuzhiyun			compatible = "mediatek,mt8135-pctl-b-syscfg", "syscon";
209*4882a593Smuzhiyun			reg = <0 0x1020c000 0 0x1000>;
210*4882a593Smuzhiyun		};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun		gic: interrupt-controller@10211000 {
213*4882a593Smuzhiyun			compatible = "arm,cortex-a15-gic";
214*4882a593Smuzhiyun			interrupt-controller;
215*4882a593Smuzhiyun			#interrupt-cells = <3>;
216*4882a593Smuzhiyun			interrupt-parent = <&gic>;
217*4882a593Smuzhiyun			reg = <0 0x10211000 0 0x1000>,
218*4882a593Smuzhiyun			      <0 0x10212000 0 0x2000>,
219*4882a593Smuzhiyun			      <0 0x10214000 0 0x2000>,
220*4882a593Smuzhiyun			      <0 0x10216000 0 0x2000>;
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		uart0: serial@11006000 {
224*4882a593Smuzhiyun			compatible = "mediatek,mt8135-uart","mediatek,mt6577-uart";
225*4882a593Smuzhiyun			reg = <0 0x11006000 0 0x400>;
226*4882a593Smuzhiyun			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
227*4882a593Smuzhiyun			clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
228*4882a593Smuzhiyun			clock-names = "baud", "bus";
229*4882a593Smuzhiyun			status = "disabled";
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		uart1: serial@11007000 {
233*4882a593Smuzhiyun			compatible = "mediatek,mt8135-uart","mediatek,mt6577-uart";
234*4882a593Smuzhiyun			reg = <0 0x11007000 0 0x400>;
235*4882a593Smuzhiyun			interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
236*4882a593Smuzhiyun			clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>;
237*4882a593Smuzhiyun			clock-names = "baud", "bus";
238*4882a593Smuzhiyun			status = "disabled";
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		uart2: serial@11008000 {
242*4882a593Smuzhiyun			compatible = "mediatek,mt8135-uart","mediatek,mt6577-uart";
243*4882a593Smuzhiyun			reg = <0 0x11008000 0 0x400>;
244*4882a593Smuzhiyun			interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
245*4882a593Smuzhiyun			clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>;
246*4882a593Smuzhiyun			clock-names = "baud", "bus";
247*4882a593Smuzhiyun			status = "disabled";
248*4882a593Smuzhiyun		};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun		uart3: serial@11009000 {
251*4882a593Smuzhiyun			compatible = "mediatek,mt8135-uart","mediatek,mt6577-uart";
252*4882a593Smuzhiyun			reg = <0 0x11009000 0 0x400>;
253*4882a593Smuzhiyun			interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
254*4882a593Smuzhiyun			clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>;
255*4882a593Smuzhiyun			clock-names = "baud", "bus";
256*4882a593Smuzhiyun			status = "disabled";
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	};
260*4882a593Smuzhiyun};
261