1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc. 4*4882a593Smuzhiyun * Author: Joe.C <yingjoe.chen@mediatek.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun #address-cells = <2>; 13*4882a593Smuzhiyun #size-cells = <2>; 14*4882a593Smuzhiyun compatible = "mediatek,mt8127"; 15*4882a593Smuzhiyun interrupt-parent = <&sysirq>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpus { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <0>; 20*4882a593Smuzhiyun enable-method = "mediatek,mt81xx-tz-smp"; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun cpu@0 { 23*4882a593Smuzhiyun device_type = "cpu"; 24*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 25*4882a593Smuzhiyun reg = <0x0>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun cpu@1 { 28*4882a593Smuzhiyun device_type = "cpu"; 29*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 30*4882a593Smuzhiyun reg = <0x1>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun cpu@2 { 33*4882a593Smuzhiyun device_type = "cpu"; 34*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 35*4882a593Smuzhiyun reg = <0x2>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun cpu@3 { 38*4882a593Smuzhiyun device_type = "cpu"; 39*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 40*4882a593Smuzhiyun reg = <0x3>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun reserved-memory { 46*4882a593Smuzhiyun #address-cells = <2>; 47*4882a593Smuzhiyun #size-cells = <2>; 48*4882a593Smuzhiyun ranges; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun trustzone-bootinfo@80002000 { 51*4882a593Smuzhiyun compatible = "mediatek,trustzone-bootinfo"; 52*4882a593Smuzhiyun reg = <0 0x80002000 0 0x1000>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun clocks { 57*4882a593Smuzhiyun #address-cells = <2>; 58*4882a593Smuzhiyun #size-cells = <2>; 59*4882a593Smuzhiyun compatible = "simple-bus"; 60*4882a593Smuzhiyun ranges; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun system_clk: dummy13m { 63*4882a593Smuzhiyun compatible = "fixed-clock"; 64*4882a593Smuzhiyun clock-frequency = <13000000>; 65*4882a593Smuzhiyun #clock-cells = <0>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun rtc_clk: dummy32k { 69*4882a593Smuzhiyun compatible = "fixed-clock"; 70*4882a593Smuzhiyun clock-frequency = <32000>; 71*4882a593Smuzhiyun #clock-cells = <0>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun uart_clk: dummy26m { 75*4882a593Smuzhiyun compatible = "fixed-clock"; 76*4882a593Smuzhiyun clock-frequency = <26000000>; 77*4882a593Smuzhiyun #clock-cells = <0>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun timer { 82*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 83*4882a593Smuzhiyun interrupt-parent = <&gic>; 84*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | 85*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 86*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | 87*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 88*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | 89*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 90*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | 91*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>; 92*4882a593Smuzhiyun clock-frequency = <13000000>; 93*4882a593Smuzhiyun arm,cpu-registers-not-fw-configured; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun soc { 97*4882a593Smuzhiyun #address-cells = <2>; 98*4882a593Smuzhiyun #size-cells = <2>; 99*4882a593Smuzhiyun compatible = "simple-bus"; 100*4882a593Smuzhiyun ranges; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun timer: timer@10008000 { 103*4882a593Smuzhiyun compatible = "mediatek,mt8127-timer", 104*4882a593Smuzhiyun "mediatek,mt6577-timer"; 105*4882a593Smuzhiyun reg = <0 0x10008000 0 0x80>; 106*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>; 107*4882a593Smuzhiyun clocks = <&system_clk>, <&rtc_clk>; 108*4882a593Smuzhiyun clock-names = "system-clk", "rtc-clk"; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun sysirq: interrupt-controller@10200100 { 112*4882a593Smuzhiyun compatible = "mediatek,mt8127-sysirq", 113*4882a593Smuzhiyun "mediatek,mt6577-sysirq"; 114*4882a593Smuzhiyun interrupt-controller; 115*4882a593Smuzhiyun #interrupt-cells = <3>; 116*4882a593Smuzhiyun interrupt-parent = <&gic>; 117*4882a593Smuzhiyun reg = <0 0x10200100 0 0x1c>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun gic: interrupt-controller@10211000 { 121*4882a593Smuzhiyun compatible = "arm,cortex-a7-gic"; 122*4882a593Smuzhiyun interrupt-controller; 123*4882a593Smuzhiyun #interrupt-cells = <3>; 124*4882a593Smuzhiyun interrupt-parent = <&gic>; 125*4882a593Smuzhiyun reg = <0 0x10211000 0 0x1000>, 126*4882a593Smuzhiyun <0 0x10212000 0 0x2000>, 127*4882a593Smuzhiyun <0 0x10214000 0 0x2000>, 128*4882a593Smuzhiyun <0 0x10216000 0 0x2000>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun uart0: serial@11002000 { 132*4882a593Smuzhiyun compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart"; 133*4882a593Smuzhiyun reg = <0 0x11002000 0 0x400>; 134*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>; 135*4882a593Smuzhiyun clocks = <&uart_clk>; 136*4882a593Smuzhiyun status = "disabled"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun uart1: serial@11003000 { 140*4882a593Smuzhiyun compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart"; 141*4882a593Smuzhiyun reg = <0 0x11003000 0 0x400>; 142*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>; 143*4882a593Smuzhiyun clocks = <&uart_clk>; 144*4882a593Smuzhiyun status = "disabled"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun uart2: serial@11004000 { 148*4882a593Smuzhiyun compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart"; 149*4882a593Smuzhiyun reg = <0 0x11004000 0 0x400>; 150*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>; 151*4882a593Smuzhiyun clocks = <&uart_clk>; 152*4882a593Smuzhiyun status = "disabled"; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun uart3: serial@11005000 { 156*4882a593Smuzhiyun compatible = "mediatek,mt8127-uart","mediatek,mt6577-uart"; 157*4882a593Smuzhiyun reg = <0 0x11005000 0 0x400>; 158*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>; 159*4882a593Smuzhiyun clocks = <&uart_clk>; 160*4882a593Smuzhiyun status = "disabled"; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun}; 164