1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2013-2014 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * Copyright 2018 NXP 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 8*4882a593Smuzhiyun * whole. 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 11*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 12*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of 13*4882a593Smuzhiyun * the License, or (at your option) any later version. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 16*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*4882a593Smuzhiyun * GNU General Public License for more details. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * You should have received a copy of the GNU General Public 21*4882a593Smuzhiyun * License along with this file; if not, write to the Free 22*4882a593Smuzhiyun * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, 23*4882a593Smuzhiyun * MA 02110-1301 USA 24*4882a593Smuzhiyun * 25*4882a593Smuzhiyun * Or, alternatively, 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 28*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 29*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 30*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 31*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 32*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 33*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 34*4882a593Smuzhiyun * conditions: 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 37*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 38*4882a593Smuzhiyun * 39*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 40*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 41*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 42*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 43*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 44*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 45*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 46*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 47*4882a593Smuzhiyun */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun/dts-v1/; 50*4882a593Smuzhiyun#include "ls1021a.dtsi" 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/ { 53*4882a593Smuzhiyun model = "LS1021A QDS Board"; 54*4882a593Smuzhiyun compatible = "fsl,ls1021a-qds", "fsl,ls1021a"; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun aliases { 57*4882a593Smuzhiyun enet0_rgmii_phy = &rgmii_phy1; 58*4882a593Smuzhiyun enet1_rgmii_phy = &rgmii_phy2; 59*4882a593Smuzhiyun enet2_rgmii_phy = &rgmii_phy3; 60*4882a593Smuzhiyun enet0_sgmii_phy = &sgmii_phy1c; 61*4882a593Smuzhiyun enet1_sgmii_phy = &sgmii_phy1d; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun sys_mclk: clock-mclk { 65*4882a593Smuzhiyun compatible = "fixed-clock"; 66*4882a593Smuzhiyun #clock-cells = <0>; 67*4882a593Smuzhiyun clock-frequency = <24576000>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun regulators { 71*4882a593Smuzhiyun compatible = "simple-bus"; 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <0>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun reg_3p3v: regulator@0 { 76*4882a593Smuzhiyun compatible = "regulator-fixed"; 77*4882a593Smuzhiyun reg = <0>; 78*4882a593Smuzhiyun regulator-name = "3P3V"; 79*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 80*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 81*4882a593Smuzhiyun regulator-always-on; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun sound { 86*4882a593Smuzhiyun compatible = "simple-audio-card"; 87*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 88*4882a593Smuzhiyun simple-audio-card,widgets = 89*4882a593Smuzhiyun "Microphone", "Microphone Jack", 90*4882a593Smuzhiyun "Headphone", "Headphone Jack", 91*4882a593Smuzhiyun "Speaker", "Speaker Ext", 92*4882a593Smuzhiyun "Line", "Line In Jack"; 93*4882a593Smuzhiyun simple-audio-card,routing = 94*4882a593Smuzhiyun "MIC_IN", "Microphone Jack", 95*4882a593Smuzhiyun "Microphone Jack", "Mic Bias", 96*4882a593Smuzhiyun "LINE_IN", "Line In Jack", 97*4882a593Smuzhiyun "Headphone Jack", "HP_OUT", 98*4882a593Smuzhiyun "Speaker Ext", "LINE_OUT"; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun simple-audio-card,cpu { 101*4882a593Smuzhiyun sound-dai = <&sai2>; 102*4882a593Smuzhiyun frame-master; 103*4882a593Smuzhiyun bitclock-master; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun simple-audio-card,codec { 107*4882a593Smuzhiyun sound-dai = <&codec>; 108*4882a593Smuzhiyun frame-master; 109*4882a593Smuzhiyun bitclock-master; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&dspi0 { 115*4882a593Smuzhiyun bus-num = <0>; 116*4882a593Smuzhiyun status = "okay"; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun dspiflash: at45db021d@0 { 119*4882a593Smuzhiyun #address-cells = <1>; 120*4882a593Smuzhiyun #size-cells = <1>; 121*4882a593Smuzhiyun compatible = "atmel,at45db021d", "atmel,at45", "atmel,dataflash"; 122*4882a593Smuzhiyun spi-max-frequency = <16000000>; 123*4882a593Smuzhiyun spi-cpol; 124*4882a593Smuzhiyun spi-cpha; 125*4882a593Smuzhiyun reg = <0>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun}; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun&enet0 { 130*4882a593Smuzhiyun tbi-handle = <&tbi0>; 131*4882a593Smuzhiyun phy-handle = <&sgmii_phy1c>; 132*4882a593Smuzhiyun phy-connection-type = "sgmii"; 133*4882a593Smuzhiyun status = "okay"; 134*4882a593Smuzhiyun}; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun&enet1 { 137*4882a593Smuzhiyun tbi-handle = <&tbi0>; 138*4882a593Smuzhiyun phy-handle = <&sgmii_phy1d>; 139*4882a593Smuzhiyun phy-connection-type = "sgmii"; 140*4882a593Smuzhiyun status = "okay"; 141*4882a593Smuzhiyun}; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun&enet2 { 144*4882a593Smuzhiyun phy-handle = <&rgmii_phy3>; 145*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 146*4882a593Smuzhiyun status = "okay"; 147*4882a593Smuzhiyun}; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun&esdhc { 150*4882a593Smuzhiyun status = "okay"; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun&i2c0 { 154*4882a593Smuzhiyun status = "okay"; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun pca9547: mux@77 { 157*4882a593Smuzhiyun compatible = "nxp,pca9547"; 158*4882a593Smuzhiyun reg = <0x77>; 159*4882a593Smuzhiyun #address-cells = <1>; 160*4882a593Smuzhiyun #size-cells = <0>; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun i2c@0 { 163*4882a593Smuzhiyun #address-cells = <1>; 164*4882a593Smuzhiyun #size-cells = <0>; 165*4882a593Smuzhiyun reg = <0x0>; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun ds3232: rtc@68 { 168*4882a593Smuzhiyun compatible = "dallas,ds3232"; 169*4882a593Smuzhiyun reg = <0x68>; 170*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun i2c@2 { 175*4882a593Smuzhiyun #address-cells = <1>; 176*4882a593Smuzhiyun #size-cells = <0>; 177*4882a593Smuzhiyun reg = <0x2>; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun ina220@40 { 180*4882a593Smuzhiyun compatible = "ti,ina220"; 181*4882a593Smuzhiyun reg = <0x40>; 182*4882a593Smuzhiyun shunt-resistor = <1000>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun ina220@41 { 186*4882a593Smuzhiyun compatible = "ti,ina220"; 187*4882a593Smuzhiyun reg = <0x41>; 188*4882a593Smuzhiyun shunt-resistor = <1000>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun i2c@3 { 193*4882a593Smuzhiyun #address-cells = <1>; 194*4882a593Smuzhiyun #size-cells = <0>; 195*4882a593Smuzhiyun reg = <0x3>; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun eeprom@56 { 198*4882a593Smuzhiyun compatible = "atmel,24c512"; 199*4882a593Smuzhiyun reg = <0x56>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun eeprom@57 { 203*4882a593Smuzhiyun compatible = "atmel,24c512"; 204*4882a593Smuzhiyun reg = <0x57>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun adt7461a@4c { 208*4882a593Smuzhiyun compatible = "adi,adt7461a"; 209*4882a593Smuzhiyun reg = <0x4c>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun i2c@4 { 214*4882a593Smuzhiyun #address-cells = <1>; 215*4882a593Smuzhiyun #size-cells = <0>; 216*4882a593Smuzhiyun reg = <0x4>; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun codec: sgtl5000@2a { 219*4882a593Smuzhiyun #sound-dai-cells = <0>; 220*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 221*4882a593Smuzhiyun reg = <0x2a>; 222*4882a593Smuzhiyun VDDA-supply = <®_3p3v>; 223*4882a593Smuzhiyun VDDIO-supply = <®_3p3v>; 224*4882a593Smuzhiyun clocks = <&sys_mclk>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun}; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun&ifc { 231*4882a593Smuzhiyun #address-cells = <2>; 232*4882a593Smuzhiyun #size-cells = <1>; 233*4882a593Smuzhiyun /* NOR, NAND Flashes and FPGA on board */ 234*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x60000000 0x08000000 235*4882a593Smuzhiyun 0x2 0x0 0x0 0x7e800000 0x00010000 236*4882a593Smuzhiyun 0x3 0x0 0x0 0x7fb00000 0x00000100>; 237*4882a593Smuzhiyun status = "okay"; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun nor@0,0 { 240*4882a593Smuzhiyun #address-cells = <1>; 241*4882a593Smuzhiyun #size-cells = <1>; 242*4882a593Smuzhiyun compatible = "cfi-flash"; 243*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 244*4882a593Smuzhiyun big-endian; 245*4882a593Smuzhiyun bank-width = <2>; 246*4882a593Smuzhiyun device-width = <1>; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun nand@2,0 { 250*4882a593Smuzhiyun compatible = "fsl,ifc-nand"; 251*4882a593Smuzhiyun reg = <0x2 0x0 0x10000>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun fpga: board-control@3,0 { 255*4882a593Smuzhiyun #address-cells = <1>; 256*4882a593Smuzhiyun #size-cells = <1>; 257*4882a593Smuzhiyun compatible = "simple-bus"; 258*4882a593Smuzhiyun reg = <0x3 0x0 0x0000100>; 259*4882a593Smuzhiyun bank-width = <1>; 260*4882a593Smuzhiyun device-width = <1>; 261*4882a593Smuzhiyun ranges = <0 3 0 0x100>; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun mdio-mux-emi1 { 264*4882a593Smuzhiyun compatible = "mdio-mux-mmioreg"; 265*4882a593Smuzhiyun mdio-parent-bus = <&mdio0>; 266*4882a593Smuzhiyun #address-cells = <1>; 267*4882a593Smuzhiyun #size-cells = <0>; 268*4882a593Smuzhiyun reg = <0x54 1>; /* BRDCFG4 */ 269*4882a593Smuzhiyun mux-mask = <0xe0>; /* EMI1[2:0] */ 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* Onboard PHYs */ 272*4882a593Smuzhiyun ls1021amdio0: mdio@0 { 273*4882a593Smuzhiyun reg = <0>; 274*4882a593Smuzhiyun #address-cells = <1>; 275*4882a593Smuzhiyun #size-cells = <0>; 276*4882a593Smuzhiyun rgmii_phy1: ethernet-phy@1 { 277*4882a593Smuzhiyun reg = <0x1>; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun ls1021amdio1: mdio@20 { 282*4882a593Smuzhiyun reg = <0x20>; 283*4882a593Smuzhiyun #address-cells = <1>; 284*4882a593Smuzhiyun #size-cells = <0>; 285*4882a593Smuzhiyun rgmii_phy2: ethernet-phy@2 { 286*4882a593Smuzhiyun reg = <0x2>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun ls1021amdio2: mdio@40 { 291*4882a593Smuzhiyun reg = <0x40>; 292*4882a593Smuzhiyun #address-cells = <1>; 293*4882a593Smuzhiyun #size-cells = <0>; 294*4882a593Smuzhiyun rgmii_phy3: ethernet-phy@3 { 295*4882a593Smuzhiyun reg = <0x3>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun ls1021amdio3: mdio@60 { 300*4882a593Smuzhiyun reg = <0x60>; 301*4882a593Smuzhiyun #address-cells = <1>; 302*4882a593Smuzhiyun #size-cells = <0>; 303*4882a593Smuzhiyun sgmii_phy1c: ethernet-phy@1c { 304*4882a593Smuzhiyun reg = <0x1c>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun ls1021amdio4: mdio@80 { 309*4882a593Smuzhiyun reg = <0x80>; 310*4882a593Smuzhiyun #address-cells = <1>; 311*4882a593Smuzhiyun #size-cells = <0>; 312*4882a593Smuzhiyun sgmii_phy1d: ethernet-phy@1d { 313*4882a593Smuzhiyun reg = <0x1d>; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun}; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun&lpuart0 { 321*4882a593Smuzhiyun status = "okay"; 322*4882a593Smuzhiyun}; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun&mdio0 { 325*4882a593Smuzhiyun tbi0: tbi-phy@8 { 326*4882a593Smuzhiyun reg = <0x8>; 327*4882a593Smuzhiyun device_type = "tbi-phy"; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun}; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun&sai2 { 332*4882a593Smuzhiyun status = "okay"; 333*4882a593Smuzhiyun}; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun&sata { 336*4882a593Smuzhiyun status = "okay"; 337*4882a593Smuzhiyun}; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun&uart0 { 340*4882a593Smuzhiyun status = "okay"; 341*4882a593Smuzhiyun}; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun&uart1 { 344*4882a593Smuzhiyun status = "okay"; 345*4882a593Smuzhiyun}; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun&can0 { 348*4882a593Smuzhiyun status = "okay"; 349*4882a593Smuzhiyun}; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun&can1 { 352*4882a593Smuzhiyun status = "okay"; 353*4882a593Smuzhiyun}; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun&can2 { 356*4882a593Smuzhiyun status = "disabled"; 357*4882a593Smuzhiyun}; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun&can3 { 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun}; 362