1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Common base for NXP LPC18xx and LPC43xx devices. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2015 Joachim Eastwood <manabian@gmail.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This code is released using a dual license strategy: BSD/GPL 7*4882a593Smuzhiyun * You can choose the licence that better fits your requirements. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Released under the terms of 3-clause BSD License 10*4882a593Smuzhiyun * Released under the terms of GNU General Public License Version 2.0 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun#include "armv7-m.dtsi" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun#include "dt-bindings/clock/lpc18xx-cgu.h" 17*4882a593Smuzhiyun#include "dt-bindings/clock/lpc18xx-ccu.h" 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun#define LPC_PIN(port, pin) (0x##port * 32 + pin) 20*4882a593Smuzhiyun#define LPC_GPIO(port, pin) (port * 32 + pin) 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun/ { 23*4882a593Smuzhiyun #address-cells = <1>; 24*4882a593Smuzhiyun #size-cells = <1>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun cpus { 27*4882a593Smuzhiyun #address-cells = <1>; 28*4882a593Smuzhiyun #size-cells = <0>; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun cpu@0 { 31*4882a593Smuzhiyun compatible = "arm,cortex-m3"; 32*4882a593Smuzhiyun device_type = "cpu"; 33*4882a593Smuzhiyun reg = <0x0>; 34*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_CORE>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun clocks { 39*4882a593Smuzhiyun xtal: xtal { 40*4882a593Smuzhiyun compatible = "fixed-clock"; 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun clock-frequency = <12000000>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun xtal32: xtal32 { 46*4882a593Smuzhiyun compatible = "fixed-clock"; 47*4882a593Smuzhiyun #clock-cells = <0>; 48*4882a593Smuzhiyun clock-frequency = <32768>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun enet_rx_clk: enet_rx_clk { 52*4882a593Smuzhiyun compatible = "fixed-clock"; 53*4882a593Smuzhiyun #clock-cells = <0>; 54*4882a593Smuzhiyun clock-frequency = <0>; 55*4882a593Smuzhiyun clock-output-names = "enet_rx_clk"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun enet_tx_clk: enet_tx_clk { 59*4882a593Smuzhiyun compatible = "fixed-clock"; 60*4882a593Smuzhiyun #clock-cells = <0>; 61*4882a593Smuzhiyun clock-frequency = <0>; 62*4882a593Smuzhiyun clock-output-names = "enet_tx_clk"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun gp_clkin: gp_clkin { 66*4882a593Smuzhiyun compatible = "fixed-clock"; 67*4882a593Smuzhiyun #clock-cells = <0>; 68*4882a593Smuzhiyun clock-frequency = <0>; 69*4882a593Smuzhiyun clock-output-names = "gp_clkin"; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun soc { 74*4882a593Smuzhiyun sct_pwm: pwm@40000000 { 75*4882a593Smuzhiyun compatible = "nxp,lpc1850-sct-pwm"; 76*4882a593Smuzhiyun reg = <0x40000000 0x1000>; 77*4882a593Smuzhiyun clocks =<&ccu1 CLK_CPU_SCT>; 78*4882a593Smuzhiyun clock-names = "pwm"; 79*4882a593Smuzhiyun resets = <&rgu 37>; 80*4882a593Smuzhiyun #pwm-cells = <3>; 81*4882a593Smuzhiyun status = "disabled"; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun dmac: dma-controller@40002000 { 85*4882a593Smuzhiyun compatible = "arm,pl080", "arm,primecell"; 86*4882a593Smuzhiyun arm,primecell-periphid = <0x00041080>; 87*4882a593Smuzhiyun reg = <0x40002000 0x1000>; 88*4882a593Smuzhiyun interrupts = <2>; 89*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_DMA>; 90*4882a593Smuzhiyun clock-names = "apb_pclk"; 91*4882a593Smuzhiyun resets = <&rgu 19>; 92*4882a593Smuzhiyun #dma-cells = <2>; 93*4882a593Smuzhiyun dma-channels = <8>; 94*4882a593Smuzhiyun dma-requests = <16>; 95*4882a593Smuzhiyun lli-bus-interface-ahb1; 96*4882a593Smuzhiyun lli-bus-interface-ahb2; 97*4882a593Smuzhiyun mem-bus-interface-ahb1; 98*4882a593Smuzhiyun mem-bus-interface-ahb2; 99*4882a593Smuzhiyun memcpy-burst-size = <256>; 100*4882a593Smuzhiyun memcpy-bus-width = <32>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun spifi: flash-controller@40003000 { 104*4882a593Smuzhiyun compatible = "nxp,lpc1773-spifi"; 105*4882a593Smuzhiyun reg = <0x40003000 0x1000>, <0x14000000 0x4000000>; 106*4882a593Smuzhiyun reg-names = "spifi", "flash"; 107*4882a593Smuzhiyun interrupts = <30>; 108*4882a593Smuzhiyun clocks = <&ccu1 CLK_SPIFI>, <&ccu1 CLK_CPU_SPIFI>; 109*4882a593Smuzhiyun clock-names = "spifi", "reg"; 110*4882a593Smuzhiyun resets = <&rgu 53>; 111*4882a593Smuzhiyun status = "disabled"; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun mmcsd: mmcsd@40004000 { 115*4882a593Smuzhiyun compatible = "snps,dw-mshc"; 116*4882a593Smuzhiyun reg = <0x40004000 0x1000>; 117*4882a593Smuzhiyun interrupts = <6>; 118*4882a593Smuzhiyun clocks = <&ccu2 CLK_SDIO>, <&ccu1 CLK_CPU_SDIO>; 119*4882a593Smuzhiyun clock-names = "ciu", "biu"; 120*4882a593Smuzhiyun resets = <&rgu 20>; 121*4882a593Smuzhiyun status = "disabled"; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun usb0: ehci@40006100 { 125*4882a593Smuzhiyun compatible = "nxp,lpc1850-ehci", "generic-ehci"; 126*4882a593Smuzhiyun reg = <0x40006100 0x100>; 127*4882a593Smuzhiyun interrupts = <8>; 128*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_USB0>; 129*4882a593Smuzhiyun resets = <&rgu 17>; 130*4882a593Smuzhiyun phys = <&usb0_otg_phy>; 131*4882a593Smuzhiyun phy-names = "usb"; 132*4882a593Smuzhiyun has-transaction-translator; 133*4882a593Smuzhiyun status = "disabled"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun usb1: ehci@40007100 { 137*4882a593Smuzhiyun compatible = "nxp,lpc1850-ehci", "generic-ehci"; 138*4882a593Smuzhiyun reg = <0x40007100 0x100>; 139*4882a593Smuzhiyun interrupts = <9>; 140*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_USB1>; 141*4882a593Smuzhiyun resets = <&rgu 18>; 142*4882a593Smuzhiyun status = "disabled"; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun emc: memory-controller@40005000 { 146*4882a593Smuzhiyun compatible = "arm,pl172", "arm,primecell"; 147*4882a593Smuzhiyun reg = <0x40005000 0x1000>; 148*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_EMCDIV>, <&ccu1 CLK_CPU_EMC>; 149*4882a593Smuzhiyun clock-names = "mpmcclk", "apb_pclk"; 150*4882a593Smuzhiyun resets = <&rgu 21>; 151*4882a593Smuzhiyun #address-cells = <2>; 152*4882a593Smuzhiyun #size-cells = <1>; 153*4882a593Smuzhiyun ranges = <0 0 0x1c000000 0x1000000 154*4882a593Smuzhiyun 1 0 0x1d000000 0x1000000 155*4882a593Smuzhiyun 2 0 0x1e000000 0x1000000 156*4882a593Smuzhiyun 3 0 0x1f000000 0x1000000>; 157*4882a593Smuzhiyun status = "disabled"; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun lcdc: lcd-controller@40008000 { 161*4882a593Smuzhiyun compatible = "arm,pl111", "arm,primecell"; 162*4882a593Smuzhiyun reg = <0x40008000 0x1000>; 163*4882a593Smuzhiyun interrupts = <7>; 164*4882a593Smuzhiyun interrupt-names = "combined"; 165*4882a593Smuzhiyun clocks = <&cgu BASE_LCD_CLK>, <&ccu1 CLK_CPU_LCD>; 166*4882a593Smuzhiyun clock-names = "clcdclk", "apb_pclk"; 167*4882a593Smuzhiyun resets = <&rgu 16>; 168*4882a593Smuzhiyun status = "disabled"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun eeprom: eeprom@4000e000 { 172*4882a593Smuzhiyun compatible = "nxp,lpc1857-eeprom"; 173*4882a593Smuzhiyun reg = <0x4000e000 0x1000>, <0x20040000 0x4000>; 174*4882a593Smuzhiyun reg-names = "reg", "mem"; 175*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_EEPROM>; 176*4882a593Smuzhiyun clock-names = "eeprom"; 177*4882a593Smuzhiyun resets = <&rgu 27>; 178*4882a593Smuzhiyun interrupts = <4>; 179*4882a593Smuzhiyun status = "disabled"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun mac: ethernet@40010000 { 183*4882a593Smuzhiyun compatible = "nxp,lpc1850-dwmac", "snps,dwmac-3.611", "snps,dwmac"; 184*4882a593Smuzhiyun reg = <0x40010000 0x2000>; 185*4882a593Smuzhiyun interrupts = <5>; 186*4882a593Smuzhiyun interrupt-names = "macirq"; 187*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_ETHERNET>; 188*4882a593Smuzhiyun clock-names = "stmmaceth"; 189*4882a593Smuzhiyun resets = <&rgu 22>; 190*4882a593Smuzhiyun reset-names = "stmmaceth"; 191*4882a593Smuzhiyun rx-fifo-depth = <256>; 192*4882a593Smuzhiyun tx-fifo-depth = <256>; 193*4882a593Smuzhiyun snps,pbl = <4>; /* 32 (8x mode) */ 194*4882a593Smuzhiyun snps,force_thresh_dma_mode; 195*4882a593Smuzhiyun status = "disabled"; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun creg: syscon@40043000 { 199*4882a593Smuzhiyun compatible = "nxp,lpc1850-creg", "syscon", "simple-mfd"; 200*4882a593Smuzhiyun reg = <0x40043000 0x1000>; 201*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_CREG>; 202*4882a593Smuzhiyun resets = <&rgu 5>; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun creg_clk: clock-controller { 205*4882a593Smuzhiyun compatible = "nxp,lpc1850-creg-clk"; 206*4882a593Smuzhiyun clocks = <&xtal32>; 207*4882a593Smuzhiyun #clock-cells = <1>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun usb0_otg_phy: phy { 211*4882a593Smuzhiyun compatible = "nxp,lpc1850-usb-otg-phy"; 212*4882a593Smuzhiyun clocks = <&ccu1 CLK_USB0>; 213*4882a593Smuzhiyun #phy-cells = <0>; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun dmamux: dma-mux { 217*4882a593Smuzhiyun compatible = "nxp,lpc1850-dmamux"; 218*4882a593Smuzhiyun #dma-cells = <3>; 219*4882a593Smuzhiyun dma-requests = <64>; 220*4882a593Smuzhiyun dma-masters = <&dmac>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun rtc: rtc@40046000 { 225*4882a593Smuzhiyun compatible = "nxp,lpc1850-rtc", "nxp,lpc1788-rtc"; 226*4882a593Smuzhiyun reg = <0x40046000 0x1000>; 227*4882a593Smuzhiyun interrupts = <47>; 228*4882a593Smuzhiyun clocks = <&creg_clk 0>, <&ccu1 CLK_CPU_BUS>; 229*4882a593Smuzhiyun clock-names = "rtc", "reg"; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun cgu: clock-controller@40050000 { 233*4882a593Smuzhiyun compatible = "nxp,lpc1850-cgu"; 234*4882a593Smuzhiyun reg = <0x40050000 0x1000>; 235*4882a593Smuzhiyun #clock-cells = <1>; 236*4882a593Smuzhiyun clocks = <&xtal>, <&creg_clk 1>, <&enet_rx_clk>, <&enet_tx_clk>, <&gp_clkin>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun ccu1: clock-controller@40051000 { 240*4882a593Smuzhiyun compatible = "nxp,lpc1850-ccu"; 241*4882a593Smuzhiyun reg = <0x40051000 0x1000>; 242*4882a593Smuzhiyun #clock-cells = <1>; 243*4882a593Smuzhiyun clocks = <&cgu BASE_APB3_CLK>, <&cgu BASE_APB1_CLK>, 244*4882a593Smuzhiyun <&cgu BASE_SPIFI_CLK>, <&cgu BASE_CPU_CLK>, 245*4882a593Smuzhiyun <&cgu BASE_PERIPH_CLK>, <&cgu BASE_USB0_CLK>, 246*4882a593Smuzhiyun <&cgu BASE_USB1_CLK>, <&cgu BASE_SPI_CLK>; 247*4882a593Smuzhiyun clock-names = "base_apb3_clk", "base_apb1_clk", 248*4882a593Smuzhiyun "base_spifi_clk", "base_cpu_clk", 249*4882a593Smuzhiyun "base_periph_clk", "base_usb0_clk", 250*4882a593Smuzhiyun "base_usb1_clk", "base_spi_clk"; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun ccu2: clock-controller@40052000 { 254*4882a593Smuzhiyun compatible = "nxp,lpc1850-ccu"; 255*4882a593Smuzhiyun reg = <0x40052000 0x1000>; 256*4882a593Smuzhiyun #clock-cells = <1>; 257*4882a593Smuzhiyun clocks = <&cgu BASE_AUDIO_CLK>, <&cgu BASE_UART3_CLK>, 258*4882a593Smuzhiyun <&cgu BASE_UART2_CLK>, <&cgu BASE_UART1_CLK>, 259*4882a593Smuzhiyun <&cgu BASE_UART0_CLK>, <&cgu BASE_SSP1_CLK>, 260*4882a593Smuzhiyun <&cgu BASE_SSP0_CLK>, <&cgu BASE_SDIO_CLK>; 261*4882a593Smuzhiyun clock-names = "base_audio_clk", "base_uart3_clk", 262*4882a593Smuzhiyun "base_uart2_clk", "base_uart1_clk", 263*4882a593Smuzhiyun "base_uart0_clk", "base_ssp1_clk", 264*4882a593Smuzhiyun "base_ssp0_clk", "base_sdio_clk"; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun rgu: reset-controller@40053000 { 268*4882a593Smuzhiyun compatible = "nxp,lpc1850-rgu"; 269*4882a593Smuzhiyun reg = <0x40053000 0x1000>; 270*4882a593Smuzhiyun clocks = <&cgu BASE_SAFE_CLK>, <&ccu1 CLK_CPU_BUS>; 271*4882a593Smuzhiyun clock-names = "delay", "reg"; 272*4882a593Smuzhiyun #reset-cells = <1>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun watchdog@40080000 { 276*4882a593Smuzhiyun compatible = "nxp,lpc1850-wwdt"; 277*4882a593Smuzhiyun reg = <0x40080000 0x24>; 278*4882a593Smuzhiyun interrupts = <49>; 279*4882a593Smuzhiyun clocks = <&cgu BASE_SAFE_CLK>, <&ccu1 CLK_CPU_WWDT>; 280*4882a593Smuzhiyun clock-names = "wdtclk", "reg"; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun uart0: serial@40081000 { 284*4882a593Smuzhiyun compatible = "nxp,lpc1850-uart", "ns16550a"; 285*4882a593Smuzhiyun reg = <0x40081000 0x1000>; 286*4882a593Smuzhiyun reg-shift = <2>; 287*4882a593Smuzhiyun interrupts = <24>; 288*4882a593Smuzhiyun clocks = <&ccu2 CLK_APB0_UART0>, <&ccu1 CLK_CPU_UART0>; 289*4882a593Smuzhiyun clock-names = "uartclk", "reg"; 290*4882a593Smuzhiyun resets = <&rgu 44>; 291*4882a593Smuzhiyun dmas = <&dmamux 1 1 2 292*4882a593Smuzhiyun &dmamux 2 1 2 293*4882a593Smuzhiyun &dmamux 11 2 2 294*4882a593Smuzhiyun &dmamux 12 2 2>; 295*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 296*4882a593Smuzhiyun status = "disabled"; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun uart1: serial@40082000 { 300*4882a593Smuzhiyun compatible = "nxp,lpc1850-uart", "ns16550a"; 301*4882a593Smuzhiyun reg = <0x40082000 0x1000>; 302*4882a593Smuzhiyun reg-shift = <2>; 303*4882a593Smuzhiyun interrupts = <25>; 304*4882a593Smuzhiyun clocks = <&ccu2 CLK_APB0_UART1>, <&ccu1 CLK_CPU_UART1>; 305*4882a593Smuzhiyun clock-names = "uartclk", "reg"; 306*4882a593Smuzhiyun resets = <&rgu 45>; 307*4882a593Smuzhiyun dmas = <&dmamux 3 1 2 308*4882a593Smuzhiyun &dmamux 4 1 2>; 309*4882a593Smuzhiyun dma-names = "tx", "rx"; 310*4882a593Smuzhiyun status = "disabled"; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun ssp0: spi@40083000 { 314*4882a593Smuzhiyun compatible = "arm,pl022", "arm,primecell"; 315*4882a593Smuzhiyun reg = <0x40083000 0x1000>; 316*4882a593Smuzhiyun interrupts = <22>; 317*4882a593Smuzhiyun clocks = <&ccu2 CLK_APB0_SSP0>, <&ccu1 CLK_CPU_SSP0>; 318*4882a593Smuzhiyun clock-names = "sspclk", "apb_pclk"; 319*4882a593Smuzhiyun resets = <&rgu 50>; 320*4882a593Smuzhiyun dmas = <&dmamux 9 0 2 321*4882a593Smuzhiyun &dmamux 10 0 2>; 322*4882a593Smuzhiyun dma-names = "rx", "tx"; 323*4882a593Smuzhiyun #address-cells = <1>; 324*4882a593Smuzhiyun #size-cells = <0>; 325*4882a593Smuzhiyun status = "disabled"; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun timer0: timer@40084000 { 329*4882a593Smuzhiyun compatible = "nxp,lpc3220-timer"; 330*4882a593Smuzhiyun reg = <0x40084000 0x1000>; 331*4882a593Smuzhiyun interrupts = <12>; 332*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_TIMER0>; 333*4882a593Smuzhiyun clock-names = "timerclk"; 334*4882a593Smuzhiyun resets = <&rgu 32>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun timer1: timer@40085000 { 338*4882a593Smuzhiyun compatible = "nxp,lpc3220-timer"; 339*4882a593Smuzhiyun reg = <0x40085000 0x1000>; 340*4882a593Smuzhiyun interrupts = <13>; 341*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_TIMER1>; 342*4882a593Smuzhiyun clock-names = "timerclk"; 343*4882a593Smuzhiyun resets = <&rgu 33>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun pinctrl: pinctrl@40086000 { 347*4882a593Smuzhiyun compatible = "nxp,lpc1850-scu"; 348*4882a593Smuzhiyun reg = <0x40086000 0x1000>; 349*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_SCU>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun i2c0: i2c@400a1000 { 353*4882a593Smuzhiyun compatible = "nxp,lpc1788-i2c"; 354*4882a593Smuzhiyun reg = <0x400a1000 0x1000>; 355*4882a593Smuzhiyun interrupts = <18>; 356*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB1_I2C0>; 357*4882a593Smuzhiyun resets = <&rgu 48>; 358*4882a593Smuzhiyun #address-cells = <1>; 359*4882a593Smuzhiyun #size-cells = <0>; 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun can1: can@400a4000 { 364*4882a593Smuzhiyun compatible = "bosch,c_can"; 365*4882a593Smuzhiyun reg = <0x400a4000 0x1000>; 366*4882a593Smuzhiyun interrupts = <43>; 367*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB1_CAN1>; 368*4882a593Smuzhiyun resets = <&rgu 54>; 369*4882a593Smuzhiyun status = "disabled"; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun uart2: serial@400c1000 { 373*4882a593Smuzhiyun compatible = "nxp,lpc1850-uart", "ns16550a"; 374*4882a593Smuzhiyun reg = <0x400c1000 0x1000>; 375*4882a593Smuzhiyun reg-shift = <2>; 376*4882a593Smuzhiyun interrupts = <26>; 377*4882a593Smuzhiyun clocks = <&ccu2 CLK_APB2_UART2>, <&ccu1 CLK_CPU_UART2>; 378*4882a593Smuzhiyun clock-names = "uartclk", "reg"; 379*4882a593Smuzhiyun resets = <&rgu 46>; 380*4882a593Smuzhiyun dmas = <&dmamux 5 1 2 381*4882a593Smuzhiyun &dmamux 6 1 2>; 382*4882a593Smuzhiyun dma-names = "tx", "rx"; 383*4882a593Smuzhiyun status = "disabled"; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun uart3: serial@400c2000 { 387*4882a593Smuzhiyun compatible = "nxp,lpc1850-uart", "ns16550a"; 388*4882a593Smuzhiyun reg = <0x400c2000 0x1000>; 389*4882a593Smuzhiyun reg-shift = <2>; 390*4882a593Smuzhiyun interrupts = <27>; 391*4882a593Smuzhiyun clocks = <&ccu2 CLK_APB2_UART3>, <&ccu1 CLK_CPU_UART3>; 392*4882a593Smuzhiyun clock-names = "uartclk", "reg"; 393*4882a593Smuzhiyun resets = <&rgu 47>; 394*4882a593Smuzhiyun dmas = <&dmamux 7 1 2 395*4882a593Smuzhiyun &dmamux 8 1 2 396*4882a593Smuzhiyun &dmamux 13 3 2 397*4882a593Smuzhiyun &dmamux 14 3 2>; 398*4882a593Smuzhiyun dma-names = "tx", "rx", "rx", "tx"; 399*4882a593Smuzhiyun status = "disabled"; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun timer2: timer@400c3000 { 403*4882a593Smuzhiyun compatible = "nxp,lpc3220-timer"; 404*4882a593Smuzhiyun reg = <0x400c3000 0x1000>; 405*4882a593Smuzhiyun interrupts = <14>; 406*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_TIMER2>; 407*4882a593Smuzhiyun clock-names = "timerclk"; 408*4882a593Smuzhiyun resets = <&rgu 34>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun timer3: timer@400c4000 { 412*4882a593Smuzhiyun compatible = "nxp,lpc3220-timer"; 413*4882a593Smuzhiyun reg = <0x400c4000 0x1000>; 414*4882a593Smuzhiyun interrupts = <15>; 415*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_TIMER3>; 416*4882a593Smuzhiyun clock-names = "timerclk"; 417*4882a593Smuzhiyun resets = <&rgu 35>; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun ssp1: spi@400c5000 { 421*4882a593Smuzhiyun compatible = "arm,pl022", "arm,primecell"; 422*4882a593Smuzhiyun reg = <0x400c5000 0x1000>; 423*4882a593Smuzhiyun interrupts = <23>; 424*4882a593Smuzhiyun clocks = <&ccu2 CLK_APB2_SSP1>, <&ccu1 CLK_CPU_SSP1>; 425*4882a593Smuzhiyun clock-names = "sspclk", "apb_pclk"; 426*4882a593Smuzhiyun resets = <&rgu 51>; 427*4882a593Smuzhiyun dmas = <&dmamux 11 2 2 428*4882a593Smuzhiyun &dmamux 12 2 2 429*4882a593Smuzhiyun &dmamux 3 3 2 430*4882a593Smuzhiyun &dmamux 4 3 2 431*4882a593Smuzhiyun &dmamux 5 2 2 432*4882a593Smuzhiyun &dmamux 6 2 2 433*4882a593Smuzhiyun &dmamux 13 2 2 434*4882a593Smuzhiyun &dmamux 14 2 2>; 435*4882a593Smuzhiyun dma-names = "rx", "tx", "tx", "rx", 436*4882a593Smuzhiyun "tx", "rx", "rx", "tx"; 437*4882a593Smuzhiyun #address-cells = <1>; 438*4882a593Smuzhiyun #size-cells = <0>; 439*4882a593Smuzhiyun status = "disabled"; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun i2c1: i2c@400e0000 { 443*4882a593Smuzhiyun compatible = "nxp,lpc1788-i2c"; 444*4882a593Smuzhiyun reg = <0x400e0000 0x1000>; 445*4882a593Smuzhiyun interrupts = <19>; 446*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB3_I2C1>; 447*4882a593Smuzhiyun resets = <&rgu 49>; 448*4882a593Smuzhiyun #address-cells = <1>; 449*4882a593Smuzhiyun #size-cells = <0>; 450*4882a593Smuzhiyun status = "disabled"; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun dac: dac@400e1000 { 454*4882a593Smuzhiyun compatible = "nxp,lpc1850-dac"; 455*4882a593Smuzhiyun reg = <0x400e1000 0x1000>; 456*4882a593Smuzhiyun interrupts = <0>; 457*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB3_DAC>; 458*4882a593Smuzhiyun resets = <&rgu 42>; 459*4882a593Smuzhiyun status = "disabled"; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun can0: can@400e2000 { 463*4882a593Smuzhiyun compatible = "bosch,c_can"; 464*4882a593Smuzhiyun reg = <0x400e2000 0x1000>; 465*4882a593Smuzhiyun interrupts = <51>; 466*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB3_CAN0>; 467*4882a593Smuzhiyun resets = <&rgu 55>; 468*4882a593Smuzhiyun status = "disabled"; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun adc0: adc@400e3000 { 472*4882a593Smuzhiyun compatible = "nxp,lpc1850-adc"; 473*4882a593Smuzhiyun reg = <0x400e3000 0x1000>; 474*4882a593Smuzhiyun interrupts = <17>; 475*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB3_ADC0>; 476*4882a593Smuzhiyun resets = <&rgu 40>; 477*4882a593Smuzhiyun status = "disabled"; 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun adc1: adc@400e4000 { 481*4882a593Smuzhiyun compatible = "nxp,lpc1850-adc"; 482*4882a593Smuzhiyun reg = <0x400e4000 0x1000>; 483*4882a593Smuzhiyun interrupts = <21>; 484*4882a593Smuzhiyun clocks = <&ccu1 CLK_APB3_ADC1>; 485*4882a593Smuzhiyun resets = <&rgu 41>; 486*4882a593Smuzhiyun status = "disabled"; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun gpio: gpio@400f4000 { 490*4882a593Smuzhiyun compatible = "nxp,lpc1850-gpio"; 491*4882a593Smuzhiyun reg = <0x400f4000 0x4000>; 492*4882a593Smuzhiyun clocks = <&ccu1 CLK_CPU_GPIO>; 493*4882a593Smuzhiyun gpio-controller; 494*4882a593Smuzhiyun #gpio-cells = <2>; 495*4882a593Smuzhiyun gpio-ranges = <&pinctrl LPC_GPIO(0,0) LPC_PIN(0,0) 2>, 496*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,4) LPC_PIN(1,0) 1>, 497*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,8) LPC_PIN(1,1) 4>, 498*4882a593Smuzhiyun <&pinctrl LPC_GPIO(1,8) LPC_PIN(1,5) 2>, 499*4882a593Smuzhiyun <&pinctrl LPC_GPIO(1,0) LPC_PIN(1,7) 8>, 500*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,2) LPC_PIN(1,15) 2>, 501*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,12) LPC_PIN(1,17) 2>, 502*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,15) LPC_PIN(1,20) 1>, 503*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,0) LPC_PIN(2,0) 7>, 504*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,7) LPC_PIN(2,7) 1>, 505*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,7) LPC_PIN(2,8) 1>, 506*4882a593Smuzhiyun <&pinctrl LPC_GPIO(1,10) LPC_PIN(2,9) 1>, 507*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,14) LPC_PIN(2,10) 1>, 508*4882a593Smuzhiyun <&pinctrl LPC_GPIO(1,11) LPC_PIN(2,11) 3>, 509*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,8) LPC_PIN(3,1) 2>, 510*4882a593Smuzhiyun <&pinctrl LPC_GPIO(1,14) LPC_PIN(3,4) 2>, 511*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,6) LPC_PIN(3,6) 1>, 512*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,10) LPC_PIN(3,7) 2>, 513*4882a593Smuzhiyun <&pinctrl LPC_GPIO(2,0) LPC_PIN(4,0) 7>, 514*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,12) LPC_PIN(4,8) 3>, 515*4882a593Smuzhiyun <&pinctrl LPC_GPIO(2,9) LPC_PIN(5,0) 7>, 516*4882a593Smuzhiyun <&pinctrl LPC_GPIO(2,7) LPC_PIN(5,7) 1>, 517*4882a593Smuzhiyun <&pinctrl LPC_GPIO(3,0) LPC_PIN(6,1) 5>, 518*4882a593Smuzhiyun <&pinctrl LPC_GPIO(0,5) LPC_PIN(6,6) 1>, 519*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,15) LPC_PIN(6,7) 2>, 520*4882a593Smuzhiyun <&pinctrl LPC_GPIO(3,5) LPC_PIN(6,9) 3>, 521*4882a593Smuzhiyun <&pinctrl LPC_GPIO(2,8) LPC_PIN(6,12) 1>, 522*4882a593Smuzhiyun <&pinctrl LPC_GPIO(3,8) LPC_PIN(7,0) 8>, 523*4882a593Smuzhiyun <&pinctrl LPC_GPIO(4,0) LPC_PIN(8,0) 8>, 524*4882a593Smuzhiyun <&pinctrl LPC_GPIO(4,12) LPC_PIN(9,0) 4>, 525*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,17) LPC_PIN(9,4) 2>, 526*4882a593Smuzhiyun <&pinctrl LPC_GPIO(4,11) LPC_PIN(9,6) 1>, 527*4882a593Smuzhiyun <&pinctrl LPC_GPIO(4,8) LPC_PIN(a,1) 3>, 528*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,19) LPC_PIN(a,4) 1>, 529*4882a593Smuzhiyun <&pinctrl LPC_GPIO(5,20) LPC_PIN(b,0) 7>, 530*4882a593Smuzhiyun <&pinctrl LPC_GPIO(6,0) LPC_PIN(c,1) 14>, 531*4882a593Smuzhiyun <&pinctrl LPC_GPIO(6,14) LPC_PIN(d,0) 17>, 532*4882a593Smuzhiyun <&pinctrl LPC_GPIO(7,0) LPC_PIN(e,0) 16>, 533*4882a593Smuzhiyun <&pinctrl LPC_GPIO(7,16) LPC_PIN(f,1) 3>, 534*4882a593Smuzhiyun <&pinctrl LPC_GPIO(7,19) LPC_PIN(f,5) 7>; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun}; 538