1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/ 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun compatible = "ti,keystone"; 11*4882a593Smuzhiyun model = "Texas Instruments Keystone 2 SoC"; 12*4882a593Smuzhiyun #address-cells = <2>; 13*4882a593Smuzhiyun #size-cells = <2>; 14*4882a593Smuzhiyun interrupt-parent = <&gic>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun serial0 = &uart0; 18*4882a593Smuzhiyun spi0 = &spi0; 19*4882a593Smuzhiyun spi1 = &spi1; 20*4882a593Smuzhiyun spi2 = &spi2; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun chosen { }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun memory: memory@80000000 { 26*4882a593Smuzhiyun device_type = "memory"; 27*4882a593Smuzhiyun reg = <0x00000000 0x80000000 0x00000000 0x40000000>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun gic: interrupt-controller@2561000 { 31*4882a593Smuzhiyun compatible = "arm,gic-400", "arm,cortex-a15-gic"; 32*4882a593Smuzhiyun #interrupt-cells = <3>; 33*4882a593Smuzhiyun interrupt-controller; 34*4882a593Smuzhiyun reg = <0x0 0x02561000 0x0 0x1000>, 35*4882a593Smuzhiyun <0x0 0x02562000 0x0 0x2000>, 36*4882a593Smuzhiyun <0x0 0x02564000 0x0 0x2000>, 37*4882a593Smuzhiyun <0x0 0x02566000 0x0 0x2000>; 38*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | 39*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun timer { 43*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 44*4882a593Smuzhiyun interrupts = 45*4882a593Smuzhiyun <GIC_PPI 13 46*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 47*4882a593Smuzhiyun <GIC_PPI 14 48*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 49*4882a593Smuzhiyun <GIC_PPI 11 50*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 51*4882a593Smuzhiyun <GIC_PPI 10 52*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun pmu { 56*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 57*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_EDGE_RISING>, 58*4882a593Smuzhiyun <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>, 59*4882a593Smuzhiyun <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>, 60*4882a593Smuzhiyun <GIC_SPI 23 IRQ_TYPE_EDGE_RISING>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun psci { 64*4882a593Smuzhiyun compatible = "arm,psci"; 65*4882a593Smuzhiyun method = "smc"; 66*4882a593Smuzhiyun cpu_suspend = <0x84000001>; 67*4882a593Smuzhiyun cpu_off = <0x84000002>; 68*4882a593Smuzhiyun cpu_on = <0x84000003>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun soc0: soc@0 { 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <1>; 74*4882a593Smuzhiyun compatible = "ti,keystone","simple-bus"; 75*4882a593Smuzhiyun interrupt-parent = <&gic>; 76*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0xc0000000>; 77*4882a593Smuzhiyun dma-ranges = <0x80000000 0x8 0x00000000 0x80000000>; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun pllctrl: pll-controller@2310000 { 80*4882a593Smuzhiyun compatible = "ti,keystone-pllctrl", "syscon"; 81*4882a593Smuzhiyun reg = <0x02310000 0x200>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun psc: power-sleep-controller@2350000 { 85*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 86*4882a593Smuzhiyun reg = <0x02350000 0x1000>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun devctrl: device-state-control@2620000 { 90*4882a593Smuzhiyun compatible = "ti,keystone-devctrl", "syscon", "simple-mfd"; 91*4882a593Smuzhiyun reg = <0x02620000 0x1000>; 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <1>; 94*4882a593Smuzhiyun ranges = <0x0 0x02620000 0x1000>; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun kirq0: keystone_irq@2a0 { 97*4882a593Smuzhiyun compatible = "ti,keystone-irq"; 98*4882a593Smuzhiyun reg = <0x2a0 0x4>; 99*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_EDGE_RISING>; 100*4882a593Smuzhiyun interrupt-controller; 101*4882a593Smuzhiyun #interrupt-cells = <1>; 102*4882a593Smuzhiyun ti,syscon-dev = <&devctrl 0x2a0>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun rstctrl: reset-controller@328 { 106*4882a593Smuzhiyun compatible = "ti,keystone-reset"; 107*4882a593Smuzhiyun reg = <0x328 0x10>; 108*4882a593Smuzhiyun ti,syscon-pll = <&pllctrl 0xe4>; 109*4882a593Smuzhiyun ti,syscon-dev = <&devctrl 0x328>; 110*4882a593Smuzhiyun ti,wdt-list = <0>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /include/ "keystone-clocks.dtsi" 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun uart0: serial@2530c00 { 117*4882a593Smuzhiyun compatible = "ti,da830-uart", "ns16550a"; 118*4882a593Smuzhiyun current-speed = <115200>; 119*4882a593Smuzhiyun reg-shift = <2>; 120*4882a593Smuzhiyun reg-io-width = <4>; 121*4882a593Smuzhiyun reg = <0x02530c00 0x100>; 122*4882a593Smuzhiyun clocks = <&clkuart0>; 123*4882a593Smuzhiyun interrupts = <GIC_SPI 277 IRQ_TYPE_EDGE_RISING>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun uart1: serial@2531000 { 127*4882a593Smuzhiyun compatible = "ti,da830-uart", "ns16550a"; 128*4882a593Smuzhiyun current-speed = <115200>; 129*4882a593Smuzhiyun reg-shift = <2>; 130*4882a593Smuzhiyun reg-io-width = <4>; 131*4882a593Smuzhiyun reg = <0x02531000 0x100>; 132*4882a593Smuzhiyun clocks = <&clkuart1>; 133*4882a593Smuzhiyun interrupts = <GIC_SPI 280 IRQ_TYPE_EDGE_RISING>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun i2c0: i2c@2530000 { 137*4882a593Smuzhiyun compatible = "ti,davinci-i2c"; 138*4882a593Smuzhiyun reg = <0x02530000 0x400>; 139*4882a593Smuzhiyun clock-frequency = <100000>; 140*4882a593Smuzhiyun clocks = <&clki2c>; 141*4882a593Smuzhiyun interrupts = <GIC_SPI 283 IRQ_TYPE_EDGE_RISING>; 142*4882a593Smuzhiyun #address-cells = <1>; 143*4882a593Smuzhiyun #size-cells = <0>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun i2c1: i2c@2530400 { 147*4882a593Smuzhiyun compatible = "ti,davinci-i2c"; 148*4882a593Smuzhiyun reg = <0x02530400 0x400>; 149*4882a593Smuzhiyun clock-frequency = <100000>; 150*4882a593Smuzhiyun clocks = <&clki2c>; 151*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_EDGE_RISING>; 152*4882a593Smuzhiyun #address-cells = <1>; 153*4882a593Smuzhiyun #size-cells = <0>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun i2c2: i2c@2530800 { 157*4882a593Smuzhiyun compatible = "ti,davinci-i2c"; 158*4882a593Smuzhiyun reg = <0x02530800 0x400>; 159*4882a593Smuzhiyun clock-frequency = <100000>; 160*4882a593Smuzhiyun clocks = <&clki2c>; 161*4882a593Smuzhiyun interrupts = <GIC_SPI 289 IRQ_TYPE_EDGE_RISING>; 162*4882a593Smuzhiyun #address-cells = <1>; 163*4882a593Smuzhiyun #size-cells = <0>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun spi0: spi@21000400 { 167*4882a593Smuzhiyun compatible = "ti,keystone-spi", "ti,dm6441-spi"; 168*4882a593Smuzhiyun reg = <0x21000400 0x200>; 169*4882a593Smuzhiyun num-cs = <4>; 170*4882a593Smuzhiyun ti,davinci-spi-intr-line = <0>; 171*4882a593Smuzhiyun interrupts = <GIC_SPI 292 IRQ_TYPE_EDGE_RISING>; 172*4882a593Smuzhiyun clocks = <&clkspi>; 173*4882a593Smuzhiyun #address-cells = <1>; 174*4882a593Smuzhiyun #size-cells = <0>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun spi1: spi@21000600 { 178*4882a593Smuzhiyun compatible = "ti,keystone-spi", "ti,dm6441-spi"; 179*4882a593Smuzhiyun reg = <0x21000600 0x200>; 180*4882a593Smuzhiyun num-cs = <4>; 181*4882a593Smuzhiyun ti,davinci-spi-intr-line = <0>; 182*4882a593Smuzhiyun interrupts = <GIC_SPI 296 IRQ_TYPE_EDGE_RISING>; 183*4882a593Smuzhiyun clocks = <&clkspi>; 184*4882a593Smuzhiyun #address-cells = <1>; 185*4882a593Smuzhiyun #size-cells = <0>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun spi2: spi@21000800 { 189*4882a593Smuzhiyun compatible = "ti,keystone-spi", "ti,dm6441-spi"; 190*4882a593Smuzhiyun reg = <0x21000800 0x200>; 191*4882a593Smuzhiyun num-cs = <4>; 192*4882a593Smuzhiyun ti,davinci-spi-intr-line = <0>; 193*4882a593Smuzhiyun interrupts = <GIC_SPI 300 IRQ_TYPE_EDGE_RISING>; 194*4882a593Smuzhiyun clocks = <&clkspi>; 195*4882a593Smuzhiyun #address-cells = <1>; 196*4882a593Smuzhiyun #size-cells = <0>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun usb_phy: usb_phy@2620738 { 200*4882a593Smuzhiyun compatible = "ti,keystone-usbphy"; 201*4882a593Smuzhiyun #address-cells = <1>; 202*4882a593Smuzhiyun #size-cells = <1>; 203*4882a593Smuzhiyun reg = <0x2620738 24>; 204*4882a593Smuzhiyun status = "disabled"; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun keystone_usb0: usb@2680000 { 208*4882a593Smuzhiyun compatible = "ti,keystone-dwc3"; 209*4882a593Smuzhiyun #address-cells = <1>; 210*4882a593Smuzhiyun #size-cells = <1>; 211*4882a593Smuzhiyun reg = <0x2680000 0x10000>; 212*4882a593Smuzhiyun clocks = <&clkusb>; 213*4882a593Smuzhiyun clock-names = "usb"; 214*4882a593Smuzhiyun interrupts = <GIC_SPI 393 IRQ_TYPE_EDGE_RISING>; 215*4882a593Smuzhiyun ranges; 216*4882a593Smuzhiyun dma-coherent; 217*4882a593Smuzhiyun dma-ranges; 218*4882a593Smuzhiyun status = "disabled"; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun usb0: dwc3@2690000 { 221*4882a593Smuzhiyun compatible = "synopsys,dwc3"; 222*4882a593Smuzhiyun reg = <0x2690000 0x70000>; 223*4882a593Smuzhiyun interrupts = <GIC_SPI 393 IRQ_TYPE_EDGE_RISING>; 224*4882a593Smuzhiyun usb-phy = <&usb_phy>, <&usb_phy>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun wdt: wdt@22f0080 { 229*4882a593Smuzhiyun compatible = "ti,keystone-wdt","ti,davinci-wdt"; 230*4882a593Smuzhiyun reg = <0x022f0080 0x80>; 231*4882a593Smuzhiyun clocks = <&clkwdtimer0>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun clock_event: timer@22f0000 { 235*4882a593Smuzhiyun compatible = "ti,keystone-timer"; 236*4882a593Smuzhiyun reg = <0x022f0000 0x80>; 237*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_EDGE_RISING>; 238*4882a593Smuzhiyun clocks = <&clktimer15>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun gpio0: gpio@260bf00 { 242*4882a593Smuzhiyun compatible = "ti,keystone-gpio"; 243*4882a593Smuzhiyun reg = <0x0260bf00 0x100>; 244*4882a593Smuzhiyun gpio-controller; 245*4882a593Smuzhiyun #gpio-cells = <2>; 246*4882a593Smuzhiyun /* HW Interrupts mapped to GPIO pins */ 247*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_EDGE_RISING>, 248*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_EDGE_RISING>, 249*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_EDGE_RISING>, 250*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_EDGE_RISING>, 251*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_EDGE_RISING>, 252*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_EDGE_RISING>, 253*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_EDGE_RISING>, 254*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_EDGE_RISING>, 255*4882a593Smuzhiyun <GIC_SPI 128 IRQ_TYPE_EDGE_RISING>, 256*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_EDGE_RISING>, 257*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_EDGE_RISING>, 258*4882a593Smuzhiyun <GIC_SPI 131 IRQ_TYPE_EDGE_RISING>, 259*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_EDGE_RISING>, 260*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_EDGE_RISING>, 261*4882a593Smuzhiyun <GIC_SPI 134 IRQ_TYPE_EDGE_RISING>, 262*4882a593Smuzhiyun <GIC_SPI 135 IRQ_TYPE_EDGE_RISING>, 263*4882a593Smuzhiyun <GIC_SPI 136 IRQ_TYPE_EDGE_RISING>, 264*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_EDGE_RISING>, 265*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_EDGE_RISING>, 266*4882a593Smuzhiyun <GIC_SPI 139 IRQ_TYPE_EDGE_RISING>, 267*4882a593Smuzhiyun <GIC_SPI 140 IRQ_TYPE_EDGE_RISING>, 268*4882a593Smuzhiyun <GIC_SPI 141 IRQ_TYPE_EDGE_RISING>, 269*4882a593Smuzhiyun <GIC_SPI 142 IRQ_TYPE_EDGE_RISING>, 270*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_EDGE_RISING>, 271*4882a593Smuzhiyun <GIC_SPI 144 IRQ_TYPE_EDGE_RISING>, 272*4882a593Smuzhiyun <GIC_SPI 145 IRQ_TYPE_EDGE_RISING>, 273*4882a593Smuzhiyun <GIC_SPI 146 IRQ_TYPE_EDGE_RISING>, 274*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_EDGE_RISING>, 275*4882a593Smuzhiyun <GIC_SPI 148 IRQ_TYPE_EDGE_RISING>, 276*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_EDGE_RISING>, 277*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_EDGE_RISING>, 278*4882a593Smuzhiyun <GIC_SPI 151 IRQ_TYPE_EDGE_RISING>; 279*4882a593Smuzhiyun clocks = <&clkgpio>; 280*4882a593Smuzhiyun clock-names = "gpio"; 281*4882a593Smuzhiyun ti,ngpio = <32>; 282*4882a593Smuzhiyun ti,davinci-gpio-unbanked = <32>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun aemif: aemif@21000A00 { 286*4882a593Smuzhiyun compatible = "ti,keystone-aemif", "ti,davinci-aemif"; 287*4882a593Smuzhiyun #address-cells = <2>; 288*4882a593Smuzhiyun #size-cells = <1>; 289*4882a593Smuzhiyun clocks = <&clkaemif>; 290*4882a593Smuzhiyun clock-names = "aemif"; 291*4882a593Smuzhiyun clock-ranges; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun reg = <0x21000A00 0x00000100>; 294*4882a593Smuzhiyun ranges = <0 0 0x30000000 0x10000000 295*4882a593Smuzhiyun 1 0 0x21000A00 0x00000100>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun pcie0: pcie@21800000 { 299*4882a593Smuzhiyun compatible = "ti,keystone-pcie", "snps,dw-pcie"; 300*4882a593Smuzhiyun clocks = <&clkpcie>; 301*4882a593Smuzhiyun clock-names = "pcie"; 302*4882a593Smuzhiyun #address-cells = <3>; 303*4882a593Smuzhiyun #size-cells = <2>; 304*4882a593Smuzhiyun reg = <0x21801000 0x2000>, <0x21800000 0x1000>, <0x02620128 4>; 305*4882a593Smuzhiyun ranges = <0x82000000 0 0x50000000 0x50000000 306*4882a593Smuzhiyun 0 0x10000000>; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun status = "disabled"; 309*4882a593Smuzhiyun device_type = "pci"; 310*4882a593Smuzhiyun num-lanes = <2>; 311*4882a593Smuzhiyun bus-range = <0x00 0xff>; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* error interrupt */ 314*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_EDGE_RISING>; 315*4882a593Smuzhiyun #interrupt-cells = <1>; 316*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 317*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie_intc0 0>, /* INT A */ 318*4882a593Smuzhiyun <0 0 0 2 &pcie_intc0 1>, /* INT B */ 319*4882a593Smuzhiyun <0 0 0 3 &pcie_intc0 2>, /* INT C */ 320*4882a593Smuzhiyun <0 0 0 4 &pcie_intc0 3>; /* INT D */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun pcie_msi_intc0: msi-interrupt-controller { 323*4882a593Smuzhiyun interrupt-controller; 324*4882a593Smuzhiyun #interrupt-cells = <1>; 325*4882a593Smuzhiyun interrupt-parent = <&gic>; 326*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_EDGE_RISING>, 327*4882a593Smuzhiyun <GIC_SPI 31 IRQ_TYPE_EDGE_RISING>, 328*4882a593Smuzhiyun <GIC_SPI 32 IRQ_TYPE_EDGE_RISING>, 329*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_EDGE_RISING>, 330*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_EDGE_RISING>, 331*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_EDGE_RISING>, 332*4882a593Smuzhiyun <GIC_SPI 36 IRQ_TYPE_EDGE_RISING>, 333*4882a593Smuzhiyun <GIC_SPI 37 IRQ_TYPE_EDGE_RISING>; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun pcie_intc0: legacy-interrupt-controller { 337*4882a593Smuzhiyun interrupt-controller; 338*4882a593Smuzhiyun #interrupt-cells = <1>; 339*4882a593Smuzhiyun interrupt-parent = <&gic>; 340*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>, 341*4882a593Smuzhiyun <GIC_SPI 27 IRQ_TYPE_EDGE_RISING>, 342*4882a593Smuzhiyun <GIC_SPI 28 IRQ_TYPE_EDGE_RISING>, 343*4882a593Smuzhiyun <GIC_SPI 29 IRQ_TYPE_EDGE_RISING>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun emif: emif@21010000 { 348*4882a593Smuzhiyun compatible = "ti,emif-keystone"; 349*4882a593Smuzhiyun reg = <0x21010000 0x200>; 350*4882a593Smuzhiyun interrupts = <GIC_SPI 448 IRQ_TYPE_EDGE_RISING>; 351*4882a593Smuzhiyun interrupt-parent = <&gic>; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun}; 355